The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Aug. 15, 2023
Filed:
Jan. 07, 2020
No.24 Research Institute of China Electronics Technology Group Corporation, Chongqing, CN;
Chongqing Gigachip Technology Co., Ltd., Chongqing, CN;
Daiguo Xu, Chongqing, CN;
Hequan Jiang, Chongqing, CN;
Xueliang Xu, Chongqing, CN;
Jian'an Wang, Chongqing, CN;
Guangbing Chen, Chongqing, CN;
Dongbing Fu, Chongqing, CN;
Yuxin Wang, Chongqing, CN;
Xiaoquan Yu, Chongqing, CN;
Shiliu Xu, Chongqing, CN;
Tao Liu, Chongqing, CN;
NO.24 RESEARCH INSTITUTE OF CHINA ELECTRONICS TECHNOLOGY GROUP CORPORATION, Chongqing, CN;
Chongqing GigaChip Technology Co., Ltd., Chongqing, CN;
Abstract
The present disclosure belongs to the technical field of analog or digital-analog hybrid integrated circuits, and relates to a high-speed SAR_ADC digital logic circuit, in particular to a high-speed digital logic circuit for SAR_ADC and a sampling adjustment method. The digital logic circuit includes a comparator, a logic control unit parallel to the comparator, and a capacitor array DAC. The comparator and the logic control unit are simultaneously triggered by a clock signal. The comparator outputs a valid comparison result Dp/Dn, the logic control unit outputs a corresponding rising edge signal, the rising edge signal is slightly later than Dp/Dn output by the comparator through setting a delay match, Dp/Dn is captured by the corresponding rising edge signal, thereby settling a capacitor array. The present disclosure eliminates the disadvantage of the improper settling of the capacitor array of the traditional parallel digital logic.