The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 08, 2023

Filed:

Jul. 02, 2021
Applicant:

Longitude Flash Memory Solutions Ltd., Dublin, IE;

Inventors:

Igor Polishchuk, Fremont, CA (US);

Sagy Charel Levy, Zichron Yaakov, IL;

Krishnaswamy Ramkumar, San Jose, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/28 (2006.01); H01L 29/423 (2006.01); G11C 16/04 (2006.01); H01L 29/792 (2006.01); H01L 29/51 (2006.01); H01L 29/66 (2006.01); B82Y 10/00 (2011.01); H10B 41/40 (2023.01); H10B 43/00 (2023.01); H10B 43/30 (2023.01); H10B 43/40 (2023.01); H10B 43/50 (2023.01); H01L 29/49 (2006.01); H01L 21/02 (2006.01); H01L 29/06 (2006.01);
U.S. Cl.
CPC ...
H01L 29/4234 (2013.01); B82Y 10/00 (2013.01); G11C 16/0466 (2013.01); H01L 21/0214 (2013.01); H01L 21/02532 (2013.01); H01L 21/02595 (2013.01); H01L 29/0649 (2013.01); H01L 29/0676 (2013.01); H01L 29/40117 (2019.08); H01L 29/42344 (2013.01); H01L 29/4916 (2013.01); H01L 29/511 (2013.01); H01L 29/512 (2013.01); H01L 29/513 (2013.01); H01L 29/518 (2013.01); H01L 29/66795 (2013.01); H01L 29/66833 (2013.01); H01L 29/792 (2013.01); H01L 29/7926 (2013.01); H10B 41/40 (2023.02); H10B 43/00 (2023.02); H10B 43/30 (2023.02); H10B 43/40 (2023.02); H10B 43/50 (2023.02);
Abstract

Semiconductor devices including non-volatile memory transistors and methods of fabricating the same to improve performance thereof are provided. In one embodiment, the memory transistor comprises an oxide-nitride-oxide (ONO) stack on a surface of a semiconductor substrate, and a high work function gate electrode formed over a surface of the ONO stack. Preferably, the gate electrode comprises a doped polysilicon layer, and the ONO stack comprises multi-layer charge storing layer including at least a substantially trap free bottom oxynitride layer and a charge trapping top oxynitride layer. More preferably, the device also includes a metal oxide semiconductor (MOS) logic transistor formed on the same substrate, the logic transistor including a gate oxide and a high work function gate electrode. In certain embodiments, the dopant is a P+ dopant and the memory transistor comprises N-type (NMOS) silicon-oxide-nitride-oxide-silicon (SONOS) transistor while the logic transistor a P-type (PMOS) transistor. Other embodiments are also disclosed.


Find Patent Forward Citations

Loading…