The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 18, 2023

Filed:

May. 17, 2022
Applicant:

Globalfoundries U.s. Inc., Malta, NY (US);

Inventors:

Siva Kumar Chinthu, Bangalore, IN;

Devesh Dwivedi, Bangalore, IN;

Sundar Veerendranath Palle, Bangalore, IN;

Lejan Pu, San Jose, CA (US);

Assignee:

GLOBALFOUNDRIES U.S. Inc., Malta, NY (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H03K 19/0175 (2006.01); H03K 3/012 (2006.01); H03K 3/356 (2006.01); G11C 7/10 (2006.01); H03K 19/0185 (2006.01);
U.S. Cl.
CPC ...
H03K 3/012 (2013.01); G11C 7/1051 (2013.01); G11C 7/1078 (2013.01); H03K 3/356113 (2013.01); H03K 19/0185 (2013.01); H03K 19/017509 (2013.01);
Abstract

Embodiments of the present disclosure provide a level shifter, including: first and second NMOS transistors, wherein the sources of the first and second NMOS transistors are coupled to a first voltage, the gate of the first NMOS transistor is connected to an inverse of an input signal that varies between a second voltage and a third voltage, and wherein the gate of the second NMOS transistor receives a buffer of the input signal. a breakdown protection circuit has third and fourth NMOS transistors, the gates of the third and fourth NMOS transistors being connected to the third voltage, the drain of the first NMOS transistor being connected to the source of the third NMOS transistor, and the drain of the second NMOS transistor being connected to the source of the fourth NMOS transistor. A pull-up circuit is connected to the drains of the third and fourth NMOS transistors.


Find Patent Forward Citations

Loading…