The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 11, 2023

Filed:

Mar. 26, 2021
Applicant:

Qorvo Us, Inc., Greensboro, NC (US);

Inventors:

Anthony Chiu, Richardson, TX (US);

Bror Peterson, Fairview, TX (US);

Andrew Ketterson, Dallas, TX (US);

Assignee:

Qorvo US, Inc., Greensboro, NC (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 23/367 (2006.01); H01L 23/373 (2006.01); H01L 25/18 (2023.01); H01L 23/48 (2006.01); H01L 23/66 (2006.01); H01L 23/00 (2006.01); H01L 49/02 (2006.01);
U.S. Cl.
CPC ...
H01L 23/367 (2013.01); H01L 23/3736 (2013.01); H01L 23/3738 (2013.01); H01L 23/481 (2013.01); H01L 23/66 (2013.01); H01L 24/29 (2013.01); H01L 24/32 (2013.01); H01L 25/18 (2013.01); H01L 28/90 (2013.01); H01L 2223/6683 (2013.01); H01L 2224/29111 (2013.01); H01L 2224/29144 (2013.01); H01L 2224/32265 (2013.01);
Abstract

The disclosure is directed to an integrated circuit (IC) die stacked with a backer die, including capacitors and thermal vias. The backer die includes a substrate material to contain and electrically insulate one or more capacitors at a back of the IC die. The backer die further includes a thermal material that is more thermally conductive than the substrate material for thermal spreading and increased heat dissipation. In particular, the backer die electrically couples capacitors to the IC die in a stacked configuration while also spreading and dissipating heat from the IC die. Such a configuration reduces an overall footprint of the electronic device, resulting in decreased integrated circuits (IC) packages and module sizes. In other words, instead of placing the capacitors next to the IC die, the capacitors are stacked on top of the IC die, thereby reducing an overall surface area of the package.


Find Patent Forward Citations

Loading…