The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 27, 2023

Filed:

May. 30, 2021
Applicant:

Ceremorphic, Inc., San Jose, CA (US);

Inventors:

Martin Kraemer, Mountain View, CA (US);

Ryan Boesch, Louisville, CO (US);

Wei Xiong, Mountain View, CA (US);

Assignee:

Ceremorphic, Inc., San Jose, CA (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H03M 3/00 (2006.01); H03M 3/04 (2006.01); G06J 1/00 (2006.01); H03M 1/38 (2006.01); H03K 19/20 (2006.01);
U.S. Cl.
CPC ...
H03M 3/04 (2013.01); G06J 1/00 (2013.01); H03M 1/38 (2013.01); H03K 19/20 (2013.01);
Abstract

An architecture for a multiplier-accumulator (MAC) uses a common Unit Element (UE) for each aspect of operation, the MAC formed as a plurality of MAC UEs, a plurality of Bias UEs, and a plurality of Analog to Digital Conversion (ADC) UEs which collectively perform a scalable MAC operation and generate a binary result. Each MAC UE, BIAS UE and ADC UE comprises groups of NAND gates with complementary outputs arranged in NAND-groups, each NAND gate coupled to a differential charge transfer bus through a binary weighted charge transfer capacitor to form an analog multiplication product as a charge applied to the differential charge transfer bus. The analog charge transfer bus is coupled to groups of ADC UEs with an ADC controller which enables and disables the ADC UEs using successive approximation to determine the accumulated multiplication result.


Find Patent Forward Citations

Loading…