The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 13, 2023

Filed:

Mar. 29, 2020
Applicant:

Micron Technology, Inc., Boise, ID (US);

Inventors:

Aliasger Zaidy, Seattle, WA (US);

Andre Xian Ming Chang, Seattle, WA (US);

Eugenio Culurciello, Seattle, WA (US);

Assignee:

Micron Technology, Inc., Boise, ID (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G06F 7/50 (2006.01); G06F 9/50 (2006.01); G06F 7/523 (2006.01); G06F 9/30 (2018.01); G06F 9/54 (2006.01); G06N 3/063 (2023.01);
U.S. Cl.
CPC ...
G06F 9/5027 (2013.01); G06F 7/50 (2013.01); G06F 7/523 (2013.01); G06F 9/30098 (2013.01); G06F 9/544 (2013.01); G06N 3/063 (2013.01);
Abstract

An inference engine circuit architecture is disclosed which includes a matrix-matrix (MM) processor circuit and a MM accelerator circuit having multiple operating modes to provide a complete matrix multiplication. A representative MM accelerator circuit includes a first buffer circuit storing maps data; a first data network; multiple second buffer circuits each storing different kernel data; multiple second, serial data networks, with each coupled to a corresponding second buffer circuit; and a plurality of vector-vector (VV) acceleration circuits arranged in a plurality of arrays. Each VV acceleration circuit includes multiply and accumulate circuits; a shift register; a control multiplexer to provide a selected output, in response to a mode control word, of a bias parameter or a first accumulation sum; and a second adder circuit which adds the multiplicative product to the bias parameter or to the first accumulation sum to generate a second or next accumulation sum.


Find Patent Forward Citations

Loading…