The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 09, 2023

Filed:

Mar. 09, 2022
Applicant:

Nxp Usa, Inc., Austin, TX (US);

Inventors:

Pawan Sabharwal, Ghaziabad, IN;

Anand Kumar Sinha, Noida, IN;

Krishna Thakur, GautamBudh Nagar, IN;

Deependra Kumar Jain, Noida, IN;

Assignee:

NXP USA, Inc., Austin, TX (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G04F 10/00 (2006.01); H03L 7/095 (2006.01); H03L 7/10 (2006.01); H03L 7/099 (2006.01); H03L 7/107 (2006.01); H03L 7/093 (2006.01);
U.S. Cl.
CPC ...
H03L 7/103 (2013.01); G04F 10/005 (2013.01); H03L 7/093 (2013.01); H03L 7/095 (2013.01); H03L 7/0995 (2013.01); H03L 7/1075 (2013.01);
Abstract

A digital phase-locked loop (PLL) includes a time-to-digital converter (TDC) and a digitally controlled oscillator (DCO). The DCO generates a PLL clock signal and various sampling clock signals that are mesochronous. The TDC samples a phase difference between a reference clock signal and a frequency-divided version of the PLL clock signal based on the sampling clock signals and various enable signals. The enable signals are generated based on a calibration of the digital PLL. Each enable signal is associated with a sampling clock signal and indicates whether the associated sampling clock signal is to be utilized for sampling the phase difference. Further, the TDC generates control data indicative of the sampled phase difference. The DCO generates the PLL clock signal and the sampling clock signals based on the control data until the digital PLL is in a phase-locked state.


Find Patent Forward Citations

Loading…