The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 29, 2022

Filed:

May. 28, 2020
Applicant:

Stmicroelectronics, Inc., Coppell, TX (US);

Inventors:

Qing Liu, Irvine, CA (US);

John H. Zhang, Altamont, NY (US);

Assignee:

STMICROELECTRONICS, INC., Coppell, TX (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/78 (2006.01); H01L 29/66 (2006.01); H01L 29/165 (2006.01); H01L 29/267 (2006.01); H01L 29/737 (2006.01); H01L 27/092 (2006.01); H01L 29/739 (2006.01); H01L 29/16 (2006.01); H01L 21/8234 (2006.01); H01L 29/49 (2006.01); H01L 29/51 (2006.01); H01L 21/8238 (2006.01);
U.S. Cl.
CPC ...
H01L 29/7827 (2013.01); H01L 27/092 (2013.01); H01L 29/165 (2013.01); H01L 29/267 (2013.01); H01L 29/66356 (2013.01); H01L 29/66666 (2013.01); H01L 29/7391 (2013.01); H01L 29/785 (2013.01); H01L 21/823487 (2013.01); H01L 21/823885 (2013.01); H01L 29/1608 (2013.01); H01L 29/4958 (2013.01); H01L 29/517 (2013.01);
Abstract

A tunneling transistor is implemented in silicon, using a FinFET device architecture. The tunneling FinFET has a non-planar, vertical, structure that extends out from the surface of a doped drain formed in a silicon substrate. The vertical structure includes a lightly doped fin defined by a subtractive etch process, and a heavily-doped source formed on top of the fin by epitaxial growth. The drain and channel have similar polarity, which is opposite that of the source. A gate abuts the channel region, capacitively controlling current flow through the channel from opposite sides. Source, drain, and gate terminals are all electrically accessible via front side contacts formed after completion of the device. Fabrication of the tunneling FinFET is compatible with conventional CMOS manufacturing processes, including replacement metal gate and self-aligned contact processes. Low-power operation allows the tunneling FinFET to provide a high current density compared with conventional planar devices.


Find Patent Forward Citations

Loading…