The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 15, 2022

Filed:

Mar. 17, 2021
Applicant:

Nxp Usa, Inc., Austin, TX (US);

Inventors:

Jean-Philippe Meunier, Ayguesvives, FR;

Maxime Clairet, Labastidette, FR;

Alaa Eldin Y El Sherif, Plano, TX (US);

Pierre Turpin, Toulouse, FR;

Assignee:

NXP USA, INC., Austin, TX (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G05F 1/46 (2006.01); B60R 16/02 (2006.01); H03K 21/02 (2006.01);
U.S. Cl.
CPC ...
G05F 1/46 (2013.01); B60R 16/02 (2013.01); H03K 21/02 (2013.01);
Abstract

A system-on-a-chip (SoC) is designed to operate within optimal voltage and frequency ranges. If an SoC is provided power outside of the optimal voltage range, the SoC can be placed in a high-stress state, exposing the chip to a security attack. Embodiments of the present systems and method limit the minimum and maximum voltage supplied to an SoC from a power management integrated circuit (PMIC). Embodiments can also track a number of requests to provide power outside of the optimal range and can signal a warning of repeated attempts to take an SoC outside of the SoC's optimal range, which may be indicative of a malicious attack on the system.


Find Patent Forward Citations

Loading…