The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 11, 2022

Filed:

May. 21, 2021
Applicant:

Micron Technology, Inc., Boise, ID (US);

Inventor:

Matthew D. Rowley, Boise, ID (US);

Assignee:

Micron Technology, Inc., Boise, ID (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 1/3296 (2019.01); G06F 13/20 (2006.01); G06F 13/40 (2006.01); G06F 1/3206 (2019.01); G06F 1/3234 (2019.01); G06F 1/3221 (2019.01);
U.S. Cl.
CPC ...
G06F 1/3296 (2013.01); G06F 1/3206 (2013.01); G06F 1/3221 (2013.01); G06F 1/3268 (2013.01); G06F 1/3275 (2013.01); G06F 13/20 (2013.01); G06F 13/4081 (2013.01); G06F 2213/40 (2013.01);
Abstract

A power management integrated circuit (PMIC) is described for providing system management bus (SMB) isolation, along with memory sub-systems which include such a PMIC and methods of operating such devices. In one embodiment, a PMIC comprises a voltage supply input, power management circuitry, and elements of a SMB. The SMB elements can include an SMB input, an SMB hot swap controller coupled to the SMB input, one or more SMBs, and one or more SMB outputs. When integrated with a memory sub-system, one SMB output can be connected to a memory controller and another SMB output to a microcontroller. During different power states (e.g., normal or low power states), certain outputs can be isolated in order to manage communications on the SMB during the different power states of the memory sub-system using the PMIC.


Find Patent Forward Citations

Loading…