The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 20, 2022

Filed:

Jul. 02, 2021
Applicant:

Qualcomm Incorporated, San Diego, CA (US);

Inventors:

Xiao Chen, San Diego, CA (US);

Po-Hung Chen, Los Angeles, CA (US);

Chen-ju Hsieh, Campbell, CA (US);

David Li, San Diego, CA (US);

Chulmin Jung, San Diego, CA (US);

Ayan Paul, San Diego, CA (US);

Assignee:

QUALCOMM INCORPORATED, San Diego, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 7/10 (2006.01); G11C 7/12 (2006.01); H03K 19/173 (2006.01); G11C 5/14 (2006.01); H03K 19/0185 (2006.01);
U.S. Cl.
CPC ...
G11C 7/1009 (2013.01); G11C 5/14 (2013.01); G11C 7/1045 (2013.01); G11C 7/1069 (2013.01); G11C 7/1096 (2013.01); G11C 7/12 (2013.01); H03K 19/018521 (2013.01); H03K 19/1737 (2013.01);
Abstract

Various implementations provide systems and methods for writing data to memory bit cells. An example implementation includes a write circuit that couples both a bitline and a complementary bitline to power (VDD) by positive-channel metal oxide semiconductor (PMOS) transistors. By using PMOS transistors instead of NMOS transistors at the applicable nodes, such implementations may avoid a voltage drop between VDD and the bitlines, thereby allowing the bitlines to reach a substantially full VDD voltage level when appropriate. Additionally, various implementations avoid dynamic nodes that share charge across NMOS transistors, thereby allowing a given bitline to reach a substantially full VDD voltage level when appropriate. Accordingly, some implementations may experience higher levels of writability and static noise margin than other implementations.


Find Patent Forward Citations

Loading…