The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 13, 2022

Filed:

Dec. 26, 2019
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Xiaosen Liu, Portland, OR (US);

Krishnan Ravichandran, Saratoga, CA (US);

Harish Krishnamurthy, Beaverton, OR (US);

Vivek De, Beaverton, OR (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G05F 1/56 (2006.01); G05F 1/563 (2006.01); G05F 1/575 (2006.01); G05F 1/59 (2006.01); H02M 3/158 (2006.01); H02M 1/088 (2006.01); H02N 13/00 (2006.01); H03L 5/00 (2006.01);
U.S. Cl.
CPC ...
H02M 3/158 (2013.01); H02M 1/088 (2013.01); H02N 13/00 (2013.01); H03L 5/00 (2013.01);
Abstract

A 3-level ripple quantization scheme provides power transistor (MOS) strength-tuning mechanism focused on the transient clamp period. The 3-level ripple quantization scheme solves the digital low dropout's (D-LDO's) tradeoff between silicon area (e.g., decoupling capacitor size), quiescent power consumption (e.g., speed of comparators), wide load range, and optimal output ripple. The 3-level ripple quantization scheme eliminates oscillation risk from either wide dynamic range or parasitic by exploiting asynchronous pulse patterns. As such, ripple magnitude for both fast di/dt loading events and various steady-state scenarios are shrunk effectively, resulting significant efficiency benefits.


Find Patent Forward Citations

Loading…