The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 15, 2022

Filed:

Dec. 07, 2020
Applicant:

Rambus Inc., San Jose, CA (US);

Inventors:

Hae-Chang Lee, Los Altos, CA (US);

Brian Leibowitz, San Francisco, CA (US);

Jaeha Kim, Los Altos, CA (US);

Jafar Savoj, Sunnyvale, CA (US);

Assignee:

Rambus Inc., San Jose, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H04L 7/00 (2006.01); H04L 25/06 (2006.01); G06Q 10/06 (2012.01); G06Q 10/10 (2012.01); H04L 7/033 (2006.01); H04L 25/03 (2006.01); H04L 27/00 (2006.01);
U.S. Cl.
CPC ...
H04L 7/0016 (2013.01); G06Q 10/06312 (2013.01); G06Q 10/103 (2013.01); H04L 7/0062 (2013.01); H04L 7/033 (2013.01); H04L 7/0331 (2013.01); H04L 25/062 (2013.01); H04L 7/0004 (2013.01); H04L 7/0334 (2013.01); H04L 2025/0349 (2013.01); H04L 2027/004 (2013.01); H04L 2027/0067 (2013.01); H04L 2027/0069 (2013.01);
Abstract

A receiver device implements enhanced data reception with edge-based clock and data recovery such as with a flash analog-to-digital converter architecture. In an example embodiment, the device implements a first phase adjustment control loop, with for example, a bang-bang phase detector, that detects data transitions for adjusting sampling at an optimal edge time with an edge sampler by adjusting a phase of an edge clock of the sampler. This loop may further adjust sampling in received data intervals for optimal data reception by adjusting the phase of a data clock of a data sampler such a flash ADC. The device may also implement a second phase adjustment control loop with, for example, a baud-rate phase detector, that detects data intervals for further adjusting sampling at an optimal data time with the data sampler.


Find Patent Forward Citations

Loading…