The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 18, 2022

Filed:

Mar. 05, 2019
Applicant:

Apple Inc., Cupertino, CA (US);

Inventors:

Rakesh L. Notani, Sunnyvale, CA (US);

Robert E. Jeter, Santa Clara, CA (US);

Suhas Kumar Suvarna Ramesh, Santa Clara, CA (US);

Naveen Kumar Korada, Pleasanton, CA (US);

Mohammad Rizwan, Santa Clara, CA (US);

Alma L. Juarez Dominguez, Santa Clara, CA (US);

John H. Kelm, Belmont, CA (US);

Matthew R. Johnson, Newark, CA (US);

Assignee:

Apple Inc., Cupertino, CA (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
G06F 3/06 (2006.01); G11C 7/22 (2006.01); G11C 11/4063 (2006.01); G11C 7/10 (2006.01);
U.S. Cl.
CPC ...
G06F 3/0634 (2013.01); G06F 3/0604 (2013.01); G06F 3/0673 (2013.01); G11C 7/22 (2013.01); G11C 11/4063 (2013.01); G11C 7/1048 (2013.01); G11C 2207/2254 (2013.01);
Abstract

Systems, methods and mechanisms for efficiently calibrating memory signals. In various embodiments, a computing system includes at least one processor, a memory and a power manager. The power manager generates and sends updated power-performance states (p-states) to the processor and the memory. Logic within a memory controller for the memory initializes a first timer corresponding to a first p-state of the multiple p-states to indicate a duration for skipping memory calibration. The logic continues to update the first timer while transferring data with the memory using operating parameters of the first p-state. When the memory is not using operating parameters of the first p-state, the logic prevents updates of the first timer. When the power manager determines to transition the memory from the first p-state to a second p-state, and the second timer for the second e-state has not expired, the logic prevents calibration of the memory.


Find Patent Forward Citations

Loading…