The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 07, 2021

Filed:

Nov. 08, 2019
Applicant:

Applied Materials, Inc., Santa Clara, CA (US);

Inventors:

Gaurav Thareja, Santa Clara, CA (US);

Xuebin Li, Sunnyvale, CA (US);

Abhishek Dube, Fremont, CA (US);

Yi-Chiau Huang, Fremont, CA (US);

Tushar Vidyadhar Mandrekar, San Jose, CA (US);

Andy Lo, Saratoga, CA (US);

Patricia M. Liu, Saratoga, CA (US);

Sanjay Natarajan, Portland, OR (US);

Saurabh Chopra, Santa Clara, CA (US);

Assignee:

Applied Materials, Inc., Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/44 (2006.01); H01L 29/40 (2006.01); H01L 29/417 (2006.01); H01L 21/02 (2006.01); H01L 29/08 (2006.01); H01L 21/67 (2006.01); H01L 29/66 (2006.01); H01L 21/285 (2006.01); H01L 29/45 (2006.01);
U.S. Cl.
CPC ...
H01L 29/401 (2013.01); H01L 21/02063 (2013.01); H01L 21/67184 (2013.01); H01L 21/67207 (2013.01); H01L 29/0847 (2013.01); H01L 29/41791 (2013.01); H01L 29/66696 (2013.01); H01L 29/66727 (2013.01); H01L 21/28518 (2013.01); H01L 21/28575 (2013.01); H01L 29/45 (2013.01); H01L 29/452 (2013.01); H01L 29/456 (2013.01);
Abstract

Implementations of the present disclosure generally relate to methods for forming a transistor. More specifically, implementations described herein generally relate to methods for forming a source/drain contact. In one implementation, the method includes forming a trench in a dielectric material to expose a source/drain region of a transistor, performing a pre-clean process on the exposed source/drain region, forming a doped semiconductor layer on the source/drain region by an epitaxial deposition process, and fill the trench with a conductor. The doped semiconductor layer has a lower electrical resistance than the source/drain region due to a higher dopant concentration in the doped semiconductor layer. As a result, the contact resistance of the source/drain contact is reduced.


Find Patent Forward Citations

Loading…