The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 23, 2021

Filed:

Nov. 30, 2020
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Navindra Navaratnam, Penang, MY;

Nasser A. Kurd, Portland, OR (US);

Bee Min Teng, Penang, MY;

Raymond Chong, Penang, MY;

Nasirul I. Chowdhury, Portland, OR (US);

Ali M. El-Husseini, Hillsboro, OR (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 29/50 (2006.01); G11C 7/22 (2006.01); H03K 5/135 (2006.01); G11C 7/10 (2006.01); H01L 25/18 (2006.01); H03K 5/00 (2006.01); H01L 23/00 (2006.01);
U.S. Cl.
CPC ...
G11C 7/222 (2013.01); G11C 7/1084 (2013.01); G11C 7/1093 (2013.01); H01L 25/18 (2013.01); H03K 5/135 (2013.01); H01L 24/16 (2013.01); H01L 2224/16225 (2013.01); H03K 2005/00019 (2013.01);
Abstract

An apparatus is provided for mitigating uncertainties in process, voltage, random, and systematic variations between first and second dies. The first die comprises a clock compensator to adjust one or more signal characteristics of an input clock, and to provide first and second clocks; a data transmitter to sample data with a version of the first clock and to transmit the sampled data to a data receiver of the second die, wherein the data receiver is to receive the sampled data and generate a received data; and a clock transmitter to transmit the second clock to a clock receiver of the second die, wherein the clock receiver is to generate a third clock, wherein a phase of the third clock is adjusted to generate a fourth clock, wherein a delayed version of the fourth clock is received by a sampler coupled to the data receiver to sample the received data.


Find Patent Forward Citations

Loading…