The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 19, 2021

Filed:

Apr. 27, 2018
Applicants:

Taiwan Semiconductor Manufacturing Co., Ltd., Hsinchu, TW;

National Taiwan University, Taipei, TW;

Inventors:

Che-Wei Yang, New Taipei, TW;

Hao-Hsiung Lin, Taipei, TW;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/76 (2006.01); H01L 21/768 (2006.01); H01L 21/48 (2006.01); H01L 21/56 (2006.01); H01L 21/324 (2006.01); H01L 21/762 (2006.01); H01L 29/66 (2006.01); H01L 21/263 (2006.01); H01L 21/311 (2006.01); H01L 23/31 (2006.01); H01L 21/8238 (2006.01); H01L 23/485 (2006.01);
U.S. Cl.
CPC ...
H01L 21/76802 (2013.01); H01L 21/263 (2013.01); H01L 21/31116 (2013.01); H01L 21/324 (2013.01); H01L 21/486 (2013.01); H01L 21/4853 (2013.01); H01L 21/4857 (2013.01); H01L 21/56 (2013.01); H01L 21/76224 (2013.01); H01L 21/76816 (2013.01); H01L 21/76895 (2013.01); H01L 21/76898 (2013.01); H01L 29/66477 (2013.01); H01L 21/823871 (2013.01); H01L 21/823878 (2013.01); H01L 23/3128 (2013.01); H01L 23/485 (2013.01);
Abstract

A method for manufacturing a semiconductor device includes forming a source region, a drain region, and a gate dielectric layer and a gate electrode covering a channel region between the source region and the drain region, forming an insulating layer over the source region, the drain region, and the gate electrode, forming first to third vias penetrating the insulating layer and exposing portions of the source region, the drain region, and the gate electrode, respectively, forming a source contact in the first via to electrically connect to the source region, forming a drain contact in the second via to electrically connect to the drain region, and forming a gate contact in the third via to electrically connect to the gate electrode. One or more of the first to third vias is formed by ion bombarding by a focused ion beam and followed by a thermal annealing process.


Find Patent Forward Citations

Loading…