The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Sep. 07, 2021

Filed:

Mar. 17, 2020
Applicant:

Samsung Electronics Co., Ltd., Suwon-si, KR;

Inventors:

Doohee Hwang, Uiwang-si, KR;

Taehun Kim, Gwacheon-si, KR;

Minkyung Bae, Hwaseong-si, KR;

Myunghun Woo, Suwon-si, KR;

Bongyong Lee, Suwon-si, KR;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 16/32 (2006.01); G11C 16/14 (2006.01); G11C 16/04 (2006.01); G11C 16/24 (2006.01); G11C 16/12 (2006.01); G11C 11/56 (2006.01); H01L 27/11582 (2017.01); G11C 16/08 (2006.01); G11C 16/16 (2006.01); G11C 16/30 (2006.01); G11C 5/06 (2006.01);
U.S. Cl.
CPC ...
G11C 16/14 (2013.01); G11C 5/063 (2013.01); G11C 11/5635 (2013.01); G11C 16/045 (2013.01); G11C 16/0483 (2013.01); G11C 16/08 (2013.01); G11C 16/12 (2013.01); G11C 16/16 (2013.01); G11C 16/24 (2013.01); G11C 16/30 (2013.01); G11C 16/32 (2013.01); H01L 27/11582 (2013.01);
Abstract

A semiconductor device includes a source layer; a plurality of channel structures; a plurality of gate electrodes; and a common source line. At least one of the plurality of gate electrodes provides a GIDL line. For an erasing operation, an erasing voltage applied to the common source line reaches a target voltage, and, after the erasing voltage reaches the target voltage, a step increment voltage is applied to the erasing voltage, such that the erasing voltage has a voltage level higher than a voltage level of the target voltage. After the step increment voltage has been applied for a desired time period, the voltage level of the erasing voltage is decreased to the target voltage level for the remainder of the erasing operation.


Find Patent Forward Citations

Loading…