The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 31, 2021

Filed:

Apr. 21, 2020
Applicant:

Peking University, Beijing, CN;

Inventors:

Chenyi Zhao, Beijing, CN;

Donglai Zhong, Beijing, CN;

Zhiyong Zhang, Beijing, CN;

Lianmao Peng, Beijing, CN;

Assignee:

Peking University, Beijing, CN;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/423 (2006.01); H01L 21/84 (2006.01); H01L 23/528 (2006.01); H01L 29/51 (2006.01); H01L 27/092 (2006.01); H01L 27/12 (2006.01); H01L 29/40 (2006.01); H01L 29/45 (2006.01); H01L 29/49 (2006.01);
U.S. Cl.
CPC ...
H01L 29/4238 (2013.01); H01L 21/84 (2013.01); H01L 23/5286 (2013.01); H01L 27/092 (2013.01); H01L 27/1203 (2013.01); H01L 29/401 (2013.01); H01L 29/45 (2013.01); H01L 29/4966 (2013.01); H01L 29/517 (2013.01);
Abstract

A dual-gate transistor and its production method are disclosed. An auxiliary gate is connected to the power supply of the integrated circuits, to form thick and high square-shaped potential barrier of minority carriers adjacent to the drain electrode, while the potential barrier is transparent for the majority carriers from the source electrodes. The potential barrier can effectively inhibit reverse minority carrier tunneling from the drain electrode at large drain-source voltage. The transistor can be easily turned on at small drain-source voltage, without significantly decreasing the on-state current. The dual-gate transistor can significantly suppress ambipolar behavior with increased current on/off ratio and reduced power consumption, and maintain the high performance. Based on transistors, strengthened CMOS circuits can have high noise margin, low voltage loss, reduced logic errors, high performance and low power consumption. Moreover, no additional power sources are added to the circuit, which makes it suitable for ultra-large-scale integrated circuits.


Find Patent Forward Citations

Loading…