The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 24, 2021

Filed:

Oct. 15, 2019
Applicant:

Renesas Electronics Corporation, Tokyo, JP;

Inventors:

Yoshitaka Okayasu, Tokyo, JP;

Shuuichi Kariyazaki, Tokyo, JP;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 23/498 (2006.01); H01L 25/16 (2006.01); H01L 23/00 (2006.01); H01L 23/64 (2006.01); H01L 23/50 (2006.01); H01L 23/367 (2006.01);
U.S. Cl.
CPC ...
H01L 23/49838 (2013.01); H01L 23/49816 (2013.01); H01L 23/49833 (2013.01); H01L 23/50 (2013.01); H01L 23/642 (2013.01); H01L 24/16 (2013.01); H01L 25/162 (2013.01); H01L 23/3675 (2013.01); H01L 23/49822 (2013.01); H01L 23/49827 (2013.01); H01L 24/13 (2013.01); H01L 24/32 (2013.01); H01L 24/48 (2013.01); H01L 24/73 (2013.01); H01L 2224/16227 (2013.01);
Abstract

The lower surface of the wiring substrate includes a first region overlapping with the semiconductor chip mounted on the upper surface, and a second region surrounding the first region and not overlapping with the semiconductor chip. The first region includes a third region in which the plurality of external terminals is not arranged, and a fourth region surrounding the third region in which the plurality of external terminals is arranged. The plurality of external terminals includes a plurality of terminals arranged in the fourth region of the first region and a plurality of terminals arranged in the second region. The plurality of terminals includes a plurality of power supply terminals for supplying a power supply potential to the core circuit of the semiconductor chip, and a plurality of reference terminals for supplying a reference potential to the core circuit of the semiconductor chip.


Find Patent Forward Citations

Loading…