The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 02, 2021

Filed:

Dec. 12, 2018
Applicant:

Micron Technology, Inc., Boise, ID (US);

Inventors:

Roman A. Royer, Boise, ID (US);

Chikara Kondo, Tokyo, JP;

Chiaki Dono, Kanagawa, JP;

Assignee:

Micron Technology, Inc., Boise, ID (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 29/00 (2006.01); G11C 29/36 (2006.01); G11C 29/12 (2006.01); G11C 29/26 (2006.01); G11C 5/02 (2006.01); G06F 13/16 (2006.01); G11C 29/44 (2006.01); G11C 29/56 (2006.01);
U.S. Cl.
CPC ...
G11C 29/36 (2013.01); G06F 13/1663 (2013.01); G11C 5/025 (2013.01); G11C 29/1201 (2013.01); G11C 29/26 (2013.01); G11C 29/44 (2013.01); G11C 2029/3602 (2013.01); G11C 2029/5602 (2013.01);
Abstract

Apparatuses including a test interface circuit that is configured to merge multiple independent traffic streams generated from individual algorithmic pattern generators (APGs) for communication with a memory device over a shared memory interface. The combination of multiple independent traffic streams, each with their own looping sequences and command timings, may generate a large set of random command sequences. The test interface circuit may include an arbiter circuit that merges a first independent traffic stream from a first APG and a second independent traffic stream from a second APG. Each of the first and second independent traffic streams are directed to different semi-independently-accessible portions of the memory device. The memory device may include a hybrid memory cube having independently accessible vaults or a high bandwidth memory device having independently accessible channels, in some examples. The test interface circuit may be included in a built-in self-test engine or in a standalone tester.


Find Patent Forward Citations

Loading…