The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 02, 2021

Filed:

Aug. 31, 2020
Applicant:

Nantero, Inc., Woburn, MA (US);

Inventor:

Claude L. Bertin, Venice, FL (US);

Assignee:

Nantero, Inc., Woburn, MA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 11/00 (2006.01); G11C 13/00 (2006.01); G11C 23/00 (2006.01); G11C 29/02 (2006.01); H03K 19/17728 (2020.01); H03K 19/17736 (2020.01); H03K 19/1776 (2020.01); H03K 19/1778 (2020.01); H03K 19/17796 (2020.01); B82Y 10/00 (2011.01); G11C 13/02 (2006.01); G11C 7/14 (2006.01);
U.S. Cl.
CPC ...
G11C 13/0069 (2013.01); B82Y 10/00 (2013.01); G11C 13/0002 (2013.01); G11C 13/004 (2013.01); G11C 13/0004 (2013.01); G11C 13/0007 (2013.01); G11C 13/0061 (2013.01); G11C 13/025 (2013.01); G11C 23/00 (2013.01); G11C 29/02 (2013.01); G11C 29/021 (2013.01); G11C 29/023 (2013.01); G11C 29/028 (2013.01); H03K 19/1776 (2013.01); H03K 19/1778 (2013.01); H03K 19/17728 (2013.01); H03K 19/17736 (2013.01); H03K 19/17796 (2013.01); G11C 7/14 (2013.01); G11C 2013/0042 (2013.01); G11C 2013/0054 (2013.01); G11C 2213/35 (2013.01); G11C 2213/82 (2013.01); Y10S 977/94 (2013.01);
Abstract

A high-speed memory circuit architecture for arrays of resistive change elements is disclosed. An array of resistive change elements is organized into rows and columns, with each column serviced by a word line and each row serviced by two bit lines. Each row of resistive change elements includes a pair of reference elements and a sense amplifier. The reference elements are resistive components with electrical resistance values between the resistance corresponding to a SET condition and the resistance corresponding to a RESET condition within the resistive change elements being used in the array. A high speed READ operation is performed by discharging one of a row's bit lines through a resistive change element selected by a word line and simultaneously discharging the other of the row's bit lines through of the reference elements and comparing the rate of discharge on the two lines using the row's sense amplifier. Storage state data are transmitted to an output data bus as high speed synchronized data pulses. High speed data is received from an external synchronized data bus and stored by a PROGRAM operation within resistive change elements in a memory array configuration.


Find Patent Forward Citations

Loading…