The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 19, 2021

Filed:

Oct. 11, 2018
Applicant:

Microchip Technology Incorporated, Chandler, AZ (US);

Inventors:

Justin Sato, West Linn, OR (US);

Bomy Chen, Newark, CA (US);

Andrew Taylor, Tigard, OR (US);

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 23/10 (2006.01); H01L 23/00 (2006.01); H01L 21/768 (2006.01);
U.S. Cl.
CPC ...
H01L 24/09 (2013.01); H01L 21/76802 (2013.01); H01L 23/10 (2013.01); H01L 23/562 (2013.01); H01L 24/03 (2013.01); H01L 24/05 (2013.01); H01L 24/49 (2013.01); H01L 2224/03622 (2013.01); H01L 2224/04042 (2013.01); H01L 2224/05019 (2013.01); H01L 2224/05572 (2013.01); H01L 2224/05624 (2013.01); H01L 2924/00014 (2013.01); H01L 2924/10253 (2013.01); H01L 2924/14 (2013.01); H01L 2924/3512 (2013.01); H01L 2924/386 (2013.01);
Abstract

An integrated circuit chip (die) may include a force mitigation system for reducing or mitigating under-pad stresses typically caused by wire bonding. The IC die may include wire bond pads and a force mitigation system formed below each wire bond pad. The force mitigation system may include a 'shock plate' (e.g., metal region), a sealing layer located above the shock plate, and a force mitigation layer including an array of sealed voids between the metal region and the sealing layer. The sealed voids in the force mitigation layer may be defined by forming openings in an oxide dielectric layer and forming a non-conformal sealing layer over the openings to define an array of sealed voids. The force mitigation system may mitigate stresses caused by a wire bond on each wire bond pad, which may reduce or eliminate wire-bond-related damage to semiconductor devices located in the under-pad regions of the die.


Find Patent Forward Citations

Loading…