The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 07, 2020

Filed:

May. 10, 2019
Applicant:

Achronix Semiconductor Corporation, Santa Clara, CA (US);

Inventors:

Kent Orthner, Santa Clara, CA (US);

Travis Johnson, Santa Clara, CA (US);

Sarma Jonnavithula, Bangalore, IN;

Assignee:

Achronix Semiconductor Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G06F 13/20 (2006.01); H03K 19/17736 (2020.01); H03K 19/17756 (2020.01); H03K 19/1776 (2020.01); G06F 13/42 (2006.01); G06F 7/58 (2006.01);
U.S. Cl.
CPC ...
H03K 19/17744 (2013.01); G06F 13/20 (2013.01); G06F 13/4282 (2013.01); H03K 19/1776 (2013.01); H03K 19/17756 (2013.01); G06F 7/582 (2013.01); G06F 2213/0026 (2013.01);
Abstract

Methods, systems, and computer programs are presented for routing packets on a network on chip (NOC) within a programmable integrated circuit. One programmable integrated circuit comprises a plurality of clusters disposed on a plurality of cluster rows and a plurality of cluster columns, an internal network on chip (iNOC) comprising iNOC rows and iNOC columns, an external network on chip (eNOC) connected to the iNOC rows and the iNOC columns, and a field programmable gate array Control Unit (FCU) for configuring programmable logic in the plurality of clusters based on a first configuration received by the FCU. The FCU is connected to the eNOC, where the FCU communicates with the plurality of clusters via the iNOC and the eNOC. The FCU is configured for receiving a second configuration from the programmable logic in the plurality of clusters for reconfiguring a component of the programmable integrated circuit.


Find Patent Forward Citations

Loading…