The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 09, 2020

Filed:

Dec. 06, 2018
Applicant:

Pdf Solutions, Inc., Santa Clara, CA (US);

Inventors:

Dong Kyu Lee, Santa Clara, CA (US);

Kelvin Yih-Yuh Doong, Zhubei, TW;

Tuan Pham, Santa Clara, CA (US);

Klaus Schuegraf, Santa Clara, CA (US);

Christoph Dolainsky, Santa Clara, CA (US);

Huan Tsung Huang, Santa Clara, CA (US);

Hendrik Schneider, Santa Clara, CA (US);

Assignee:

PDF SOLUTIONS, INC., Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 29/56 (2006.01); H01L 23/528 (2006.01); H01L 27/11526 (2017.01); H01L 21/66 (2006.01); G11C 16/14 (2006.01); H01L 27/11573 (2017.01); G06F 30/394 (2020.01); G06F 30/333 (2020.01);
U.S. Cl.
CPC ...
G11C 29/56016 (2013.01); G06F 30/394 (2020.01); G11C 16/14 (2013.01); H01L 22/14 (2013.01); H01L 23/528 (2013.01); H01L 27/11526 (2013.01); H01L 27/11573 (2013.01); G06F 30/333 (2020.01);
Abstract

Disclosed is a system and method for performing direct memory characterization of memory cells in a memory array using peripheral transistors. A memory array is fabricated using a mask layer defining routing for a set of first stage periphery transistors electrically connected to the word lines of the memory array. A revised mask is used for defining a different routing for a set of second stage periphery transistors including different characteristics than the first stage periphery transistors. Testing is conducted by applying a simulated Erase signal to the nonvolatile memory cells and determining which cells are erased. Based on this test, certain characteristics of the first and/or second stage periphery transistors can be identified that provide improved conditions for the nonvolatile memory cells. A product chip can be manufactured using modified versions of the first stage periphery transistors that incorporate the characteristics that provide the improved condition(s).


Find Patent Forward Citations

Loading…