The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 28, 2020

Filed:

Nov. 09, 2018
Applicant:

Samsung Electronics Co., Ltd., Suwon-si, Gyeonggi-Do, KR;

Inventors:

Sang-Uhn Cha, Suwon-si, KR;

Kyung-Ryun Kim, Seoul, KR;

Young-Hun Seo, Hwaseong-si, KR;

Assignee:

SAMSUNG ELECTRONICS CO., LTD., Suwon-si, Gyeonggi-Do, KR;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 11/00 (2006.01); G11C 29/52 (2006.01); G11C 29/04 (2006.01); G11C 29/42 (2006.01); G06F 11/10 (2006.01); H01L 25/065 (2006.01); G11C 11/4093 (2006.01); G11C 11/4096 (2006.01); G11C 11/407 (2006.01); G11C 5/04 (2006.01);
U.S. Cl.
CPC ...
G06F 11/1068 (2013.01); G06F 11/1048 (2013.01); G11C 11/4093 (2013.01); G11C 11/4096 (2013.01); G11C 29/52 (2013.01); H01L 25/0657 (2013.01); G11C 5/04 (2013.01); G11C 11/407 (2013.01); H01L 2225/06513 (2013.01); H01L 2225/06541 (2013.01);
Abstract

A semiconductor memory device includes a memory cell array, an error correction code (ECC) engine, an input/output (I/O) gating circuit, and a control logic circuit. The memory cell array includes a plurality of bank arrays, and each of the bank arrays includes dynamic memory cells. The control logic circuit generates a first control signal to control the I/O gating circuit and a second control signal to control the ECC engine, in response to an access address and a command. The control logic circuit controls the ECC engine to perform s-bit ECC encoding on a write data to be stored in a first page of at least one bank array, in response to a first command, and controls the ECC engine to perform t-bit ECC decoding on a first codeword read from the first page, in response to a second command.


Find Patent Forward Citations

Loading…