The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 07, 2020

Filed:

Jul. 18, 2016
Applicants:

Chip Integration Tech. Co., Ltd., Zhubei, TW;

Qinhai Jin, Zhubei, TW;

Inventor:

Qinhai Jin, Zhubei, TW;

Assignee:

CHIP INTEGRATION TECH. CO., LTD., Zhubei, Hsinchu County, TW;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/66 (2006.01); H01L 29/78 (2006.01); H01L 21/265 (2006.01); H01L 29/08 (2006.01); H01L 29/40 (2006.01); H01L 29/423 (2006.01); H01L 29/06 (2006.01); H01L 29/10 (2006.01); H01L 29/417 (2006.01);
U.S. Cl.
CPC ...
H01L 29/7802 (2013.01); H01L 21/2652 (2013.01); H01L 29/0696 (2013.01); H01L 29/086 (2013.01); H01L 29/1095 (2013.01); H01L 29/407 (2013.01); H01L 29/4238 (2013.01); H01L 29/66727 (2013.01); H01L 29/41766 (2013.01);
Abstract

A structure of trench VDMOS transistor comprises an n− epi-layer/ n+ substrate having trench gates formed therein, which have a trench oxide layer conformally formed and filled with a first poly-Si layer. A plurality of MOS structure formed on the mesas. Doubled diffused source regions are formed asides the MOS structure. An inter-metal dielectric layer is formed on the resulted surfaces. An interconnecting metal layer patterned as two is formed on inter-metal dielectric layer. The one is for source regions and the first poly-Si layer connection by source contact plugs and the other for the gate connection by gate contact plugs. In the other embodiment, the trenches are filled with a stack layer of a first oxide layer/a first poly-Si layer. The MOS gates with their second poly-Si layer in a form of rows are formed on the first oxide layer and the mesas. An inter-metal dielectric layer is formed on the resulted surfaces. An interconnecting metal layer is formed on the inter-metal dielectric layer and through the source contact plugs connecting the source regions and the first poly-Si layer. The drain electrode is formed on the rear surface of the n+ substrate for both embodiments.


Find Patent Forward Citations

Loading…