The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 10, 2019

Filed:

Nov. 29, 2017
Applicant:

Qualcomm Incorporated, San Diego, CA (US);

Inventors:

Kuljit Singh Bains, DuPont, WA (US);

Wesley Queen, Raleigh, NC (US);

Liyong Wang, Cary, NC (US);

Assignee:

Qualcomm Incorporated, San Diego, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 3/06 (2006.01); G06F 11/10 (2006.01); G11C 29/52 (2006.01); G06F 13/16 (2006.01); G06F 13/28 (2006.01); G11C 11/4063 (2006.01);
U.S. Cl.
CPC ...
G06F 3/0659 (2013.01); G06F 3/064 (2013.01); G06F 3/0604 (2013.01); G06F 3/0673 (2013.01); G06F 11/1068 (2013.01); G06F 13/1678 (2013.01); G06F 13/28 (2013.01); G11C 29/52 (2013.01); G11C 11/4063 (2013.01); Y02D 10/14 (2018.01);
Abstract

Providing extended dynamic random access memory (DRAM) burst lengths in processor-based systems is disclosed. In one aspect, a processor-based system includes a DRAM circuit (e.g., disposed on a common x4/x8 die) providing 4-bit-wide data access ('x4') and a 128-bit internal data prefetch. When operated in a x4 mode, the DRAM circuit is configured to provide an extended DRAM burst length of 32 bits ('BL32'). The DRAM circuit receives a memory read request from a memory controller communicatively coupled to the DRAM circuit, prefetches 128 bits of data, and returns all of the 128 bits of fetched data to the memory controller in response to the memory read request. In some aspects, the DRAM circuit may also receive a memory write command including 128 bits of write data from the memory controller, and write the 128 bits of write data to memory without performing a read/modify/write (RMW) operation.


Find Patent Forward Citations

Loading…