The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jun. 11, 2019
Filed:
Jun. 28, 2018
Montage Technology Co., Ltd., Shanghai OT, CN;
Yibo Jiang, San Jose, CA (US);
Gang Yan, San Jose, CA (US);
Robert Xi Jin, San Jose, CA (US);
Lizhi Jin, San Jose, CA (US);
Leechung Yiu, San Jose, CA (US);
MONTAGE TECHNOLOGY CO., LTD., Shanghai, CN;
Abstract
A memory system, comprising: a first plurality of memory ranks each having multiple memory cells; a second plurality of local controllers each coupled between one or more of the first plurality of memory ranks and a memory controller, the memory controller being configured to provide to a non-target local controller of the second plurality of local controllers, out of a first plurality of chip select (CS) signals, one or more non-target access CS signals disabling target access to one or more non-target memory ranks of the first plurality of memory ranks coupled to the non-target local controller; and the memory controller being further configured to provide to a target local controller of the second plurality of local controllers, out of the first plurality of CS signals, a target access CS signal enabling target access to a target memory rank of the first plurality of memory ranks coupled to the target local controller, and provide to the second plurality of local controllers a command and address (CA) signal for addressing and accessing the multiple memory cells of the target memory rank; and wherein the non-target local controller is configured to provide to the non-target memory ranks, in response to receiving the one or more non-target access CS signals, one or more composite on-die termination (ODT) instructions which instruct respective ones of the one or more non-target memory ranks to selectively switch on non-target DQ/DQS ODT for a data communication bus coupled between the first plurality of memory ranks and the memory controller at least for a period when the memory controller is performing target access to the target memory rank; wherein each composite ODT instruction comprises a combination of secondary CS instruction(s) and a secondary CA instruction.