The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 07, 2019

Filed:

Dec. 18, 2017
Applicant:

Xilinx, Inc., San Jose, CA (US);

Inventors:

Brian C. Gaide, Erie, CO (US);

Ilya K. Ganusov, San Jose, CA (US);

Chi M. Nguyen, San Jose, CA (US);

Robert I. Fu, Saratoga, CA (US);

Assignee:

XILINX, INC., San Jose, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03K 5/15 (2006.01); G06F 1/10 (2006.01); G06F 1/12 (2006.01); H03K 19/096 (2006.01); H03K 5/00 (2006.01);
U.S. Cl.
CPC ...
H03K 5/15066 (2013.01); G06F 1/10 (2013.01); G06F 1/12 (2013.01); H03K 19/096 (2013.01); H03K 2005/00019 (2013.01);
Abstract

The disclosed circuit arrangements include a logic circuit, input register logic coupled to the logic circuit and including a first plurality of bi-stable circuits and a control circuit coupled to the input register logic. The control circuit is configured to generate a plurality of delayed clock signals from an input clock signal. The plurality of delayed clock signals include a first delayed clock signal and a second delayed clock signal. The control circuit selectively provides one or more of the delayed clock signals or the input clock signal to clock inputs of the first plurality of bi-stable circuits and selectively provides one or more of the delayed clock signals or the input clock signal to the logic circuit. The control circuit includes a variable clock delay logic circuit configured to equalize a clock delay to the input register logic with a clock delay to the logic circuit.


Find Patent Forward Citations

Loading…