The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 16, 2019

Filed:

Dec. 12, 2017
Applicant:

Nxp Usa, Inc., Austin, TX (US);

Inventors:

Deependra Jain, Noida, IN;

Krishna Thakur, Gautambudh Nagar, IN;

Gaurav Agrawal, Aligarh, IN;

Assignee:

NXP USA, INC., Austin, TX (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03L 7/00 (2006.01); H03L 7/10 (2006.01); H03K 5/01 (2006.01); H03L 7/089 (2006.01); H03K 5/00 (2006.01);
U.S. Cl.
CPC ...
H03L 7/10 (2013.01); H03K 5/01 (2013.01); H03L 7/0891 (2013.01); H03K 2005/00019 (2013.01);
Abstract

A delay-locked loop (DLL) includes a delay line configured to receive a reference clock signal and a control signal, and generate a first plurality of clock signals. Each clock signal of the first plurality is configured to have a different phase delay relative to the reference clock signal. A phase frequency detector is coupled to the delay circuit and is configured to receive a first clock signal and a second clock signal of the first plurality, and generate up and down control signals. A charge pump is coupled to receive the up and down control signals and generates a charge pump current based on the up and down control signals. An output of the charge pump is coupled to the delay line at a voltage control node. An initialization circuit is coupled to the voltage control node and is configured to generate an initialization voltage based on the reference clock signal frequency.


Find Patent Forward Citations

Loading…