The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 16, 2019

Filed:

Jul. 28, 2015
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventor:

James E. McCormick, Jr., Fort Collins, CO (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G06F 12/08 (2016.01); G06F 12/0875 (2016.01); G06F 12/0893 (2016.01); G06F 13/40 (2006.01); G06F 9/30 (2018.01); G06F 9/38 (2018.01); G06F 12/0862 (2016.01);
U.S. Cl.
CPC ...
G06F 12/0875 (2013.01); G06F 9/30043 (2013.01); G06F 9/3834 (2013.01); G06F 9/3842 (2013.01); G06F 9/3859 (2013.01); G06F 9/3861 (2013.01); G06F 12/0893 (2013.01); G06F 13/4068 (2013.01); G06F 12/0862 (2013.01); G06F 2212/1016 (2013.01); G06F 2212/1028 (2013.01); G06F 2212/1041 (2013.01); G06F 2212/452 (2013.01); G06F 2212/507 (2013.01); Y02D 10/13 (2018.01); Y02D 10/14 (2018.01); Y02D 10/151 (2018.01);
Abstract

In accordance with embodiments disclosed herein, there are provided methods, systems, mechanisms, techniques, and apparatuses for implementing a speculative cache modification design. For example, in one embodiment, such means may include an integrated circuit having a data bus; a cache communicably interfaced with the data bus; a pipeline communicably interfaced with the data bus, in which the pipeline is to receive a store instruction corresponding to a cache line to be written to cache; caching logic to perform a speculative cache write of the cache line into the cache before the store instruction retires from the pipeline; and cache line validation logic to determine if the cache line written into the cache is valid or invalid, in which the cache line validation logic is to invalidate the cache line speculatively written into the cache when determined invalid and further in which the store instruction is allowed to retire from the pipeline when the cache line is determined to be valid.


Find Patent Forward Citations

Loading…