The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 16, 2019

Filed:

Dec. 24, 2015
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Ravi Rajwar, Portland, OR (US);

Bret L. Toll, Hillsboro, OR (US);

Konrad K. Lai, Vancouver, WA (US);

Matthew C. Merten, Hillsboro, OR (US);

Martin G. Dixon, Portland, OR (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 15/00 (2006.01); G06F 9/00 (2006.01); G06F 9/44 (2018.01); G06F 7/00 (2006.01); G06F 11/28 (2006.01); G06F 9/46 (2006.01); G06F 9/30 (2018.01); G06F 12/0811 (2016.01); G06F 9/38 (2018.01); G11C 7/10 (2006.01); G06F 11/22 (2006.01); G06F 11/263 (2006.01); G06F 12/0897 (2016.01); G06F 12/0817 (2016.01); G06F 12/084 (2016.01); G06F 12/0862 (2016.01); G06F 12/0875 (2016.01); G06F 11/14 (2006.01); G06F 11/25 (2006.01);
U.S. Cl.
CPC ...
G06F 11/28 (2013.01); G06F 9/3009 (2013.01); G06F 9/3016 (2013.01); G06F 9/30047 (2013.01); G06F 9/30076 (2013.01); G06F 9/30087 (2013.01); G06F 9/30098 (2013.01); G06F 9/30145 (2013.01); G06F 9/3802 (2013.01); G06F 9/384 (2013.01); G06F 9/3834 (2013.01); G06F 9/3842 (2013.01); G06F 9/466 (2013.01); G06F 9/467 (2013.01); G06F 11/1407 (2013.01); G06F 11/2236 (2013.01); G06F 11/25 (2013.01); G06F 11/263 (2013.01); G06F 12/084 (2013.01); G06F 12/0811 (2013.01); G06F 12/0828 (2013.01); G06F 12/0862 (2013.01); G06F 12/0875 (2013.01); G06F 12/0897 (2013.01); G11C 7/1072 (2013.01); G06F 2212/1032 (2013.01); G06F 2212/20 (2013.01); G06F 2212/283 (2013.01); G06F 2212/314 (2013.01); G06F 2212/452 (2013.01); G06F 2212/602 (2013.01); G06F 2212/608 (2013.01); G06F 2212/621 (2013.01);
Abstract

Novel instructions, logic, methods and apparatus are disclosed to test transactional execution status. Embodiments include decoding a first instruction to start a transactional region. Responsive to the first instruction, a checkpoint for a set of architecture state registers is generated and memory accesses from a processing element in the transactional region associated with the first instruction are tracked. A second instruction to detect transactional execution of the transactional region is then decoded. An operation is executed, responsive to decoding the second instruction, to determine if an execution context of the second instruction is within the transactional region. Then responsive to the second instruction, a first flag is updated. In some embodiments, a register may optionally be updated and/or a second flag may optionally be updated responsive to the second instruction.


Find Patent Forward Citations

Loading…