The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 09, 2019

Filed:

Jul. 26, 2017
Applicant:

Xilinx, Inc., San Jose, CA (US);

Inventors:

Zhaoyin D. Wu, San Jose, CA (US);

Yu Xu, Palo Alto, CA (US);

Winson Lin, Daly City, CA (US);

Yohan Frans, Palo Alto, CA (US);

Geoffrey Zhang, San Jose, CA (US);

Assignee:

XILINX, INC., San Jose, CA (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H04L 7/00 (2006.01); H03L 7/081 (2006.01); H04L 7/033 (2006.01);
U.S. Cl.
CPC ...
H04L 7/0025 (2013.01); H03L 7/0814 (2013.01); H04L 7/0004 (2013.01); H04L 7/0337 (2013.01); H04L 7/0334 (2013.01); H04L 7/0338 (2013.01);
Abstract

A clock and data recovery (CDR) circuit includes a phase detector, a digital loop filter, and a lock detector. The phase detector generates a phase detect result signal in response to phase detection of a plurality of samples. The plurality of samples are generated by sampling a received signal based on a sampling clock a sampling clock provided by a phase interpolator. The digital loop filter includes a phase path and a frequency path for providing a phase path correction signal and a frequency path correction signal based on the phase detect result signal respectively. A phase interpolator code generator generates a phase interpolator code for controlling the phase interpolator based on the phase path correction signal and frequency path correction signal. The lock detector generates a lock condition signal based on the frequency path correction signal, the lock condition signal indicating a lock condition of the CDR circuit.


Find Patent Forward Citations

Loading…