The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 26, 2019

Filed:

Apr. 23, 2018
Applicant:

Texas Instruments Incorporated, Dallas, TX (US);

Inventors:

Jagdish Chand Goyal, Karnataka, IN;

Peeyoosh Mirajkar, Karnataka, IN;

Shankaranarayana Karantha, Karnataka, IN;

Ashwin Ravisankar, Karnataka, IN;

Srikanth Manian, Karnataka, IN;

Srinivas Theertham, Karnataka, IN;

Assignee:
Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H03L 7/16 (2006.01); G06F 1/12 (2006.01); H03D 3/24 (2006.01); H03L 7/18 (2006.01); H03L 7/099 (2006.01); H03L 7/085 (2006.01);
U.S. Cl.
CPC ...
H03L 7/18 (2013.01); H03L 7/085 (2013.01); H03L 7/099 (2013.01);
Abstract

Frequency synthesis is based on phase synchronizing PLL output across REFERENCE and VCO clock domains (including outputs for multiple PLLs), based on an input (REF-Domain) SYNC signal (phase timing reference). A frequency synthesizer includes a VCO to generate VCO_clk and a PLL output circuit, such as a channel divider, to generate PLL_OUT based on VCO_clk (in the VCO-Domain). The VCO loop includes a PD to phase compare an input PD_clock based on REF_CLK, and a VCO feedback signal based on divided VCO_clk (NDIV_out). SYNC alignment circuitry generates a SYNC alignment signal based on SYNC, PD_clk, and NDIV_out (REF-Domain), which is used to synchronize the PLL output circuit and PLL_OUT to SYNC. If a reference divider generates PD_clk, the SYNC alignment circuitry generates a reset to SYNC-align the reference divider. If the VCO loop uses fractional divide, the SYNC alignment circuitry resets the fractional modulator to a known sequence.


Find Patent Forward Citations

Loading…