The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jan. 08, 2019
Filed:
Sep. 13, 2016
Apple Inc., Cupertino, CA (US);
Robert E. Jeter, Santa Clara, CA (US);
Liang Deng, Saratoga, CA (US);
Kai Lun Hsiung, Fremont, CA (US);
Manu Gulati, Saratoga, CA (US);
Rakesh L. Notani, Sunnyvale, CA (US);
Sukalpa Biswas, Fremont, CA (US);
Venkata Ramana Malladi, Santa Clara, CA (US);
Gregory S. Mathews, Saratoga, CA (US);
Enming Zheng, Saratoga, CA (US);
Fabien S. Faure, Santa Clara, CA (US);
Apple Inc., Cupertino, CA (US);
Abstract
Systems, apparatuses, and methods for improved memory controller power management techniques. An apparatus includes control logic, one or more memory controller(s), and one or more memory devices. If the amount of traffic and/or queue depth for a given memory controller falls below a threshold, the clock frequency supplied to the given memory controller and corresponding memory device(s) is reduced. In one embodiment, the clock frequency is reduced by one half. If the amount of traffic and/or queue depth rises above the threshold, then the clock frequency is increased back to its original frequency. The clock frequency may be adjusted by doubling the divisor used by a clock divider, which enables fast switching between the original rate and the reduced rate. This in turn allows for more frequent switching between the low power and normal power states, resulting in the memory controller and memory device operating more efficiently.