The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 24, 2018

Filed:

May. 14, 2015
Applicant:

Sandisk Technologies Llc, Plano, TX (US);

Inventors:

Jagdish Sabde, Fremont, CA (US);

Sagar Magia, Milpitas, CA (US);

Jayavel Pachamuthu, San Jose, CA (US);

Assignee:

SanDisk Technologies LLC, Plano, TX (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G11C 29/50 (2006.01); G11C 29/12 (2006.01); G01R 31/04 (2006.01); G11C 16/04 (2006.01); G11C 29/02 (2006.01); G11C 29/06 (2006.01);
U.S. Cl.
CPC ...
G11C 29/50 (2013.01); G01R 31/04 (2013.01); G11C 29/025 (2013.01); G11C 29/06 (2013.01); G11C 29/12 (2013.01); G11C 16/0408 (2013.01); G11C 16/0483 (2013.01); G11C 29/028 (2013.01); G11C 2029/1202 (2013.01); G11C 2029/1204 (2013.01); G11C 2029/5006 (2013.01);
Abstract

Techniques are presented for the determination defects in non-volatile arrays, particularly those having a 3D or BiCS type of arrangement where NAND strings run in a vertical direction relative to the substrate. In such an arrangement, the NAND strings are formed along memory holes and connected to global bit lines, and are separated into blocks or sub-blocks by vertical local interconnects, such as for source lines, and connected to a corresponding global line. To determine defective blocks, a reference current is determined based on the amount of current drawn by the local interconnects when a high voltage is applied and all of the blocks are de-selected. The amount of leakage current is determined when a selected block is biased to ground and the high voltage is applied to the interconnects. By comparing the reference current to the leakage current, a determination can be made on whether the selected block has defects related to the local interconnect structure.


Find Patent Forward Citations

Loading…