Growing community of inventors

San Jose, CA, United States of America

Weidan Li

Average Co-Inventor Count = 3.59

ph-index = 7

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 268

Weidan LiBenjamin Mbouombouo (4 patents)Weidan LiWilbur G Catabay (3 patents)Weidan LiWei-Jen Hsia (3 patents)Weidan LiZhihai Wang (2 patents)Weidan LiChuan-Cheng Cheng (2 patents)Weidan LiPrabhakar Pati Tripathi (2 patents)Weidan LiJohann Leyrer (2 patents)Weidan LiSehat Sutardja (1 patent)Weidan LiAlbert M Wu (1 patent)Weidan LiJoe W Zhao (1 patent)Weidan LiJuergen Dirks (1 patent)Weidan LiJayanthi Pallinti (1 patent)Weidan LiDawn M Lee (1 patent)Weidan LiJuergen K Lahner (1 patent)Weidan LiMing-Yi Lee (1 patent)Weidan LiXin Yi Zhang (1 patent)Weidan LiRajat Rakkhit (1 patent)Weidan LiShuhua Yu (1 patent)Weidan LiPrasad Subbarao (1 patent)Weidan LiMaad A Al-Dabagh (1 patent)Weidan LiWen-Chin Stanley Yeh (1 patent)Weidan LiHuman Boluki (1 patent)Weidan LiChung Chyung Han (1 patent)Weidan LiLihui Cao (1 patent)Weidan LiLudger F Johanterwage (1 patent)Weidan LiChung Chyung (Jason) Han (1 patent)Weidan LiJian-Hung Lee (1 patent)Weidan LiDana Ahrens (1 patent)Weidan LiDavid Gradin (1 patent)Weidan LiWeidan Li (14 patents)Benjamin MbouombouoBenjamin Mbouombouo (15 patents)Wilbur G CatabayWilbur G Catabay (70 patents)Wei-Jen HsiaWei-Jen Hsia (36 patents)Zhihai WangZhihai Wang (38 patents)Chuan-Cheng ChengChuan-Cheng Cheng (26 patents)Prabhakar Pati TripathiPrabhakar Pati Tripathi (9 patents)Johann LeyrerJohann Leyrer (8 patents)Sehat SutardjaSehat Sutardja (495 patents)Albert M WuAlbert M Wu (104 patents)Joe W ZhaoJoe W Zhao (26 patents)Juergen DirksJuergen Dirks (23 patents)Jayanthi PallintiJayanthi Pallinti (19 patents)Dawn M LeeDawn M Lee (17 patents)Juergen K LahnerJuergen K Lahner (17 patents)Ming-Yi LeeMing-Yi Lee (11 patents)Xin Yi ZhangXin Yi Zhang (11 patents)Rajat RakkhitRajat Rakkhit (10 patents)Shuhua YuShuhua Yu (9 patents)Prasad SubbaraoPrasad Subbarao (9 patents)Maad A Al-DabaghMaad A Al-Dabagh (9 patents)Wen-Chin Stanley YehWen-Chin Stanley Yeh (7 patents)Human BolukiHuman Boluki (5 patents)Chung Chyung HanChung Chyung Han (4 patents)Lihui CaoLihui Cao (2 patents)Ludger F JohanterwageLudger F Johanterwage (2 patents)Chung Chyung (Jason) HanChung Chyung (Jason) Han (1 patent)Jian-Hung LeeJian-Hung Lee (1 patent)Dana AhrensDana Ahrens (1 patent)David GradinDavid Gradin (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Lsi Logic Corporation (12 from 3,715 patents)

2. Marvell International Limited (1 from 5,162 patents)

3. Marvellworld Trade Ltd. (1 from 1,901 patents)


14 patents:

1. 8946890 - Power/ground layout for chips

2. 8921938 - Laterally diffused metal oxide semiconductor (LDMOS) device with overlapping wells

3. 7321254 - On-chip automatic process variation, supply voltage variation, and temperature deviation (PVT) compensation method

4. 7181712 - Method of optimizing critical path delay in an integrated circuit design

5. 7000163 - Optimized buffering for JTAG boundary scan nets

6. 6893962 - Low via resistance system

7. 6807656 - Decoupling capacitance estimation and insertion flow for ASIC designs

8. 6794756 - Integrated circuit structure having low dielectric constant material and having silicon oxynitride caps over closely spaced apart metal lines

9. 6756674 - Low dielectric constant silicon oxide-based dielectric layer for integrated circuit structures having improved compatibility with via filler materials, and method of making same

10. 6608365 - Low leakage PMOS on-chip decoupling capacitor cells compatible with standard CMOS cells

11. 6569751 - Low via resistance system

12. 6423628 - Method of forming integrated circuit structure having low dielectric constant material and having silicon oxynitride caps over closely spaced apart metal lines

13. 6391768 - Process for CMP removal of excess trench or via filler metal which inhibits formation of concave regions on oxide surface of integrated circuit structure

14. 6329720 - Tungsten local interconnect for silicon integrated circuit structures, and method of making same

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/6/2025
Loading…