Growing community of inventors

Los Altos Hills, CA, United States of America

Sohrab Kianian

Average Co-Inventor Count = 1.89

ph-index = 8

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 261

Sohrab KianianBomy A Chen (6 patents)Sohrab KianianYaw Wen Hu (5 patents)Sohrab KianianChih Hsin Wang (4 patents)Sohrab KianianDana Lee (3 patents)Sohrab KianianJack Frayer (2 patents)Sohrab KianianBing Yeh (1 patent)Sohrab KianianSohrab Kianian (18 patents)Bomy A ChenBomy A Chen (92 patents)Yaw Wen HuYaw Wen Hu (13 patents)Chih Hsin WangChih Hsin Wang (20 patents)Dana LeeDana Lee (132 patents)Jack FrayerJack Frayer (39 patents)Bing YehBing Yeh (20 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Silicon Storage Technology, Inc. (18 from 624 patents)


18 patents:

1. 7547603 - Non-planar non-volatile memory cell with an erase gate, an array therefor, and a method of making same

2. 7537996 - Self-aligned method of forming a semiconductor memory array of floating gate memory cells with buried source line and floating gate

3. 7533063 - Smart memory card wallet

4. 7411246 - Self aligned method of forming a semiconductor memory array of floating gate memory cells with buried bit-line and raised source line, and a memory array made thereby

5. 7326614 - Self aligned method of forming a semiconductor memory array of floating gate memory cells with buried bit-line and raised source line, and a memory array made thereby

6. 7307308 - Buried bit line non-volatile floating gate memory cell with independent controllable control gate in a trench, and array thereof, and method of formation

7. 7205198 - Method of making a bi-directional read/program non-volatile floating gate memory cell

8. 7190018 - Bi-directional read/program non-volatile floating gate memory cell with independent controllable control gates, and array thereof, and method of formation

9. 7144778 - Self aligned method of forming a semiconductor memory array of floating gate memory cells with buried bit-line and raised source line

10. 7129536 - Non-planar non-volatile memory cell with an erase gate, an array therefor, and a method of making same

11. 7074672 - Self aligned method of forming a semiconductor memory array of floating gate memory cells with buried bit-line and vertical word line transistor

12. 6952033 - Semiconductor memory array of floating gate memory cells with buried bit-line and raised source line

13. 6952034 - Semiconductor memory array of floating gate memory cells with buried source line and floating gate

14. 6940125 - Vertical NROM and methods for making thereof

15. 6917069 - Semiconductor memory array of floating gate memory cells with buried bit-line and vertical word line transistor

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/4/2026
Loading…