Growing community of inventors

San Jose, CA, United States of America

Sinjeet Parekh

Average Co-Inventor Count = 3.16

ph-index = 4

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 29

Sinjeet ParekhJayawardan Janardhanan (6 patents)Sinjeet ParekhChristopher Andrew Schell (6 patents)Sinjeet ParekhArvind Sridhar (3 patents)Sinjeet ParekhVijaya G Ceekala (2 patents)Sinjeet ParekhXin Liu (2 patents)Sinjeet ParekhHenry Yao (2 patents)Sinjeet ParekhJustin Prayogo (2 patents)Sinjeet ParekhEric Paul Lindgren (1 patent)Sinjeet ParekhSinjeet Parekh (10 patents)Jayawardan JanardhananJayawardan Janardhanan (42 patents)Christopher Andrew SchellChristopher Andrew Schell (10 patents)Arvind SridharArvind Sridhar (5 patents)Vijaya G CeekalaVijaya G Ceekala (21 patents)Xin LiuXin Liu (10 patents)Henry YaoHenry Yao (5 patents)Justin PrayogoJustin Prayogo (2 patents)Eric Paul LindgrenEric Paul Lindgren (5 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Texas Instruments Corporation (10 from 29,232 patents)


10 patents:

1. 11736313 - Common bus data flow for serially chained devices

2. 11171804 - Common bus data flow for serially chained devices

3. 10868550 - Cycle slip detection and correction in phase-locked loop

4. 10727846 - Phase cancellation in a phase-locked loop

5. 10691074 - Time-to-digital converter circuit

6. 10686456 - Cycle slip detection and correction in phase-locked loop

7. 10505555 - Crystal oscillator offset trim in a phase-locked loop

8. 10498344 - Phase cancellation in a phase-locked loop

9. 10496041 - Time-to-digital converter circuit

10. 10491222 - Switch between input reference clocks of different frequencies in a phase locked loop (PLL) without phase impact

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/5/2025
Loading…