Growing community of inventors

Karnataka, India

Shubhodeep Roy Choudhury

Average Co-Inventor Count = 5.84

ph-index = 5

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 78

Shubhodeep Roy ChoudhuryShakti Kapoor (10 patents)Shubhodeep Roy ChoudhuryManoj Dusanapudi (10 patents)Shubhodeep Roy ChoudhurySunil Suresh Hatti (10 patents)Shubhodeep Roy ChoudhurySampan Arora (3 patents)Shubhodeep Roy ChoudhuryRahul Sharad Moharil (3 patents)Shubhodeep Roy ChoudhuryBatchu Naga Venkata Satyanarayana (3 patents)Shubhodeep Roy ChoudhurySandip Bag (3 patents)Shubhodeep Roy ChoudhuryVinod Bussa (2 patents)Shubhodeep Roy ChoudhuryChakrapani Rayadurgam (2 patents)Shubhodeep Roy ChoudhuryBhavani Shringari Nanjundiah (1 patent)Shubhodeep Roy ChoudhuryDivya S Anvekar (1 patent)Shubhodeep Roy ChoudhuryShiraz Mohammad Zaman (1 patent)Shubhodeep Roy ChoudhurySai Rupak Mohanan (1 patent)Shubhodeep Roy ChoudhuryShubhodeep Roy Choudhury (10 patents)Shakti KapoorShakti Kapoor (84 patents)Manoj DusanapudiManoj Dusanapudi (68 patents)Sunil Suresh HattiSunil Suresh Hatti (15 patents)Sampan AroraSampan Arora (5 patents)Rahul Sharad MoharilRahul Sharad Moharil (4 patents)Batchu Naga Venkata SatyanarayanaBatchu Naga Venkata Satyanarayana (4 patents)Sandip BagSandip Bag (4 patents)Vinod BussaVinod Bussa (13 patents)Chakrapani RayadurgamChakrapani Rayadurgam (8 patents)Bhavani Shringari NanjundiahBhavani Shringari Nanjundiah (4 patents)Divya S AnvekarDivya S Anvekar (3 patents)Shiraz Mohammad ZamanShiraz Mohammad Zaman (2 patents)Sai Rupak MohananSai Rupak Mohanan (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. International Business Machines Corporation (10 from 164,108 patents)


10 patents:

1. 8099559 - System and method for generating fast instruction and data interrupts for processor design verification and validation

2. 8019566 - System and method for efficiently testing cache congruence classes during processor design verification and validation

3. 8006221 - System and method for testing multiple processor modes for processor design verification and validation

4. 7992059 - System and method for testing a large memory area during processor design verification and validation

5. 7752499 - System and method for using resource pools and instruction pools for processor design verification and validation

6. 7747908 - System and method for creating different start cache and bus states using multiple test patterns for processor design verification and validation

7. 7739570 - System and method for increasing error checking performance by calculating CRC calculations after multiple test patterns for processor design verification and validation

8. 7669083 - System and method for re-shuffling test case instruction orders for processor design verification and validation

9. 7661023 - System and method for verification of cache snoop logic and coherency between instruction & data caches for processor design verification and validation

10. 7584394 - System and method for pseudo-random test pattern memory allocation for processor design verification and validation

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/4/2025
Loading…