Growing community of inventors

San Jose, CA, United States of America

Sheyang Ning

Average Co-Inventor Count = 3.57

ph-index = 1

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 5

Sheyang NingLawrence Celso Miranda (21 patents)Sheyang NingTomoko Ogura Iwasaki (14 patents)Sheyang NingJeffrey S McNeil, Jr (4 patents)Sheyang NingEric N Lee (3 patents)Sheyang NingZhengyi Zhang (3 patents)Sheyang NingAaron S Yip (2 patents)Sheyang NingTing Luo (2 patents)Sheyang NingYoshihiko Kamata (2 patents)Sheyang NingUgo Russo (2 patents)Sheyang NingHao Nguyen (2 patents)Sheyang NingDheeraj Srinivasan (2 patents)Sheyang NingErwin E Yu (2 patents)Sheyang NingLuyen Tien Vu (2 patents)Sheyang NingTong Liu (2 patents)Sheyang NingCobie B Loper (2 patents)Sheyang NingJianmin Huang (1 patent)Sheyang NingKulachet Tanpairoj (1 patent)Sheyang NingSheyang Ning (21 patents)Lawrence Celso MirandaLawrence Celso Miranda (23 patents)Tomoko Ogura IwasakiTomoko Ogura Iwasaki (58 patents)Jeffrey S McNeil, JrJeffrey S McNeil, Jr (47 patents)Eric N LeeEric N Lee (82 patents)Zhengyi ZhangZhengyi Zhang (25 patents)Aaron S YipAaron S Yip (134 patents)Ting LuoTing Luo (68 patents)Yoshihiko KamataYoshihiko Kamata (53 patents)Ugo RussoUgo Russo (40 patents)Hao NguyenHao Nguyen (40 patents)Dheeraj SrinivasanDheeraj Srinivasan (36 patents)Erwin E YuErwin E Yu (24 patents)Luyen Tien VuLuyen Tien Vu (14 patents)Tong LiuTong Liu (4 patents)Cobie B LoperCobie B Loper (2 patents)Jianmin HuangJianmin Huang (129 patents)Kulachet TanpairojKulachet Tanpairoj (54 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Micron Technology Incorporated (21 from 37,905 patents)


21 patents:

1. 12469565 - Fast bit erase for upper tail tightening of threshold voltage distributions

2. 12444453 - Volatile data storage in NAND memory

3. 12431198 - Charge loss acceleration during programming of memory cells in a memory sub-system

4. 12347485 - Establishing bitline, wordline and boost voltages to manage a maximum program voltage level during all levels programming of a memory device

5. 12260914 - Level shifting in all levels programming of a memory device in a memory sub-system

6. 12254927 - In-line programming adjustment of a memory cell in a memory sub-system

7. 12224012 - All level coarse/fine programming of memory cells

8. 12211552 - Concurrent slow-fast memory cell programming

9. 12141445 - Managing dielectric stress of a memory device using controlled ramping slopes

10. 12112819 - Apparatus for determining memory cell data states

11. 12014778 - In-line programming adjustment of a memory cell in a memory sub-system

12. 11961566 - Fast bit erase for upper tail tightening of threshold voltage distributions

13. 11915758 - Memory devices with four data line bias levels

14. 11887668 - All levels programming of a memory device in a memory sub-system

15. 11798647 - Apparatus and methods for determining memory cell data states

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/4/2025
Loading…