Average Co-Inventor Count = 2.61
ph-index = 27
The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.
Company Filing History:
1. Rj Mears, LLC (17 from 26 patents)
2. Mears Technologies, Inc. (9 from 29 patents)
3. Atomera Incorporated (1 from 107 patents)
27 patents:
1. 10741436 - Method for making a semiconductor device including non-monocrystalline stringer adjacent a superlattice-sti interface
2. 7659539 - Semiconductor device including a floating gate memory cell with a superlattice channel
3. 7612366 - Semiconductor device including a strained superlattice layer above a stress layer
4. 7598515 - Semiconductor device including a strained superlattice and overlying stress layer and related methods
5. 7586116 - Semiconductor device having a semiconductor-on-insulator configuration and a superlattice
6. 7531828 - Semiconductor device including a strained superlattice between at least one pair of spaced apart stress regions
7. 7446002 - Method for making a semiconductor device comprising a superlattice dielectric interface layer
8. 7436026 - Semiconductor device comprising a superlattice channel vertically stepped above source and drain regions
9. 7435988 - Semiconductor device including a MOSFET having a band-engineered superlattice with a semiconductor cap layer providing a channel
10. 7303948 - Semiconductor device including MOSFET having band-engineered superlattice
11. 7288457 - Method for making semiconductor device comprising a superlattice with upper portions extending above adjacent upper portions of source and drain regions
12. 7279701 - Semiconductor device comprising a superlattice with upper portions extending above adjacent upper portions of source and drain regions
13. 7265002 - Method for making a semiconductor device including a MOSFET having a band-engineered superlattice with a semiconductor cap layer providing a channel
14. 7202494 - FINFET including a superlattice
15. 7153763 - Method for making a semiconductor device including band-engineered superlattice using intermediate annealing