Growing community of inventors

Southborough, MA, United States of America

Scott A Kreps

Average Co-Inventor Count = 2.61

ph-index = 27

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 2,971

Scott A KrepsRobert J Mears (19 patents)Scott A KrepsMarek Hytha (16 patents)Scott A KrepsIlija Dukovski (15 patents)Scott A KrepsJean Augustin Chan Sow Fook Yiptong (15 patents)Scott A KrepsKalipatnam Vivek Rao (5 patents)Scott A KrepsRobert John Stephenson (3 patents)Scott A KrepsJean Augustin Yiptong (2 patents)Scott A KrepsRichard A Blanchard (1 patent)Scott A KrepsSamed Halilov (1 patent)Scott A KrepsXiangyang Huang (1 patent)Scott A KrepsRobert John Stephenson (0 patent)Scott A KrepsJean Austin Chan SF Yiptong (0 patent)Scott A KrepsScott A Kreps (27 patents)Robert J MearsRobert J Mears (92 patents)Marek HythaMarek Hytha (69 patents)Ilija DukovskiIlija Dukovski (22 patents)Jean Augustin Chan Sow Fook YiptongJean Augustin Chan Sow Fook Yiptong (22 patents)Kalipatnam Vivek RaoKalipatnam Vivek Rao (12 patents)Robert John StephensonRobert John Stephenson (40 patents)Jean Augustin YiptongJean Augustin Yiptong (2 patents)Richard A BlanchardRichard A Blanchard (271 patents)Samed HalilovSamed Halilov (8 patents)Xiangyang HuangXiangyang Huang (8 patents)Robert John StephensonRobert John Stephenson (0 patent)Jean Austin Chan SF YiptongJean Austin Chan SF Yiptong (0 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Rj Mears, LLC (17 from 26 patents)

2. Mears Technologies, Inc. (9 from 29 patents)

3. Atomera Incorporated (1 from 107 patents)


27 patents:

1. 10741436 - Method for making a semiconductor device including non-monocrystalline stringer adjacent a superlattice-sti interface

2. 7659539 - Semiconductor device including a floating gate memory cell with a superlattice channel

3. 7612366 - Semiconductor device including a strained superlattice layer above a stress layer

4. 7598515 - Semiconductor device including a strained superlattice and overlying stress layer and related methods

5. 7586116 - Semiconductor device having a semiconductor-on-insulator configuration and a superlattice

6. 7531828 - Semiconductor device including a strained superlattice between at least one pair of spaced apart stress regions

7. 7446002 - Method for making a semiconductor device comprising a superlattice dielectric interface layer

8. 7436026 - Semiconductor device comprising a superlattice channel vertically stepped above source and drain regions

9. 7435988 - Semiconductor device including a MOSFET having a band-engineered superlattice with a semiconductor cap layer providing a channel

10. 7303948 - Semiconductor device including MOSFET having band-engineered superlattice

11. 7288457 - Method for making semiconductor device comprising a superlattice with upper portions extending above adjacent upper portions of source and drain regions

12. 7279701 - Semiconductor device comprising a superlattice with upper portions extending above adjacent upper portions of source and drain regions

13. 7265002 - Method for making a semiconductor device including a MOSFET having a band-engineered superlattice with a semiconductor cap layer providing a channel

14. 7202494 - FINFET including a superlattice

15. 7153763 - Method for making a semiconductor device including band-engineered superlattice using intermediate annealing

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/1/2026
Loading…