Growing community of inventors

Tokyo, Japan

Satoru Mayuzumi

Average Co-Inventor Count = 1.62

ph-index = 5

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 61

Satoru MayuzumiHitoshi Wakabayashi (7 patents)Satoru MayuzumiMark Fischer (6 patents)Satoru MayuzumiMichael P Violette (4 patents)Satoru MayuzumiMasanori Tsukamoto (1 patent)Satoru MayuzumiSatoru Mayuzumi (20 patents)Hitoshi WakabayashiHitoshi Wakabayashi (19 patents)Mark FischerMark Fischer (81 patents)Michael P VioletteMichael P Violette (123 patents)Masanori TsukamotoMasanori Tsukamoto (21 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Sony Corporation (12 from 58,132 patents)

2. Micron Technology Incorporated (2 from 38,023 patents)

3. Sony Semiconductor Solutions Corporation (2 from 2,904 patents)

4. Nec Electronics Corporation (2 from 2,467 patents)

5. Nec Corporation (1 from 35,756 patents)

6. Sony Group Corporation (1 from 3,492 patents)


20 patents:

1. 12087858 - Semiconductor device including stress application layer

2. 10868177 - Semiconductor device and manufacturing method thereof

3. 10854751 - Semiconductor device having curved gate electrode aligned with curved side-wall insulating film and stress-introducing layer between channel region and source and drain regions

4. 10535769 - Semiconductor device having curved gate electrode aligned with curved side-wall insulating film and stress-introducing layer between channel region and source and drain regions

5. 10269961 - Semiconductor device having curved gate electrode aligned with curved side-wall insulating film and stress-introducing layer between channel region and source and drain regions

6. 10199227 - Method for fabricating a metal high-k gate stack for a buried recessed access device

7. 9947790 - Semiconductor device having curved gate electrode aligned with curved side-wall insulating film and stress-introducing layer between channel region and source and drain regions

8. 9876109 - Transistors having strained channel under gate in a recess

9. 9680007 - Method for fabricating a metal high-k gate stack for a buried recessed access device

10. 9640656 - Transistors having strained channel under gate in a recess

11. 9601622 - Semiconductor device having curved gate electrode aligned with curved side-wall insulating film and stress-introducing layer between channel region and source and drain regions

12. 9337042 - Method for fabricating a metal high-k gate stack for a buried recessed access device

13. 9337305 - Semiconductor device having curved gate electrode aligned with curved side-wall insulating film and stress-introducing layer between channel region and source and drain regions

14. 9153663 - Semiconductor device having a stress-inducing layer between channel region and source and drain regions

15. 8980713 - Method for fabricating a metal high-k gate stack for a buried recessed access device

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/8/2026
Loading…