Growing community of inventors

Los Gatos, CA, United States of America

Praful Jain

Average Co-Inventor Count = 2.14

ph-index = 5

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 94

Praful JainMichael J Hart (6 patents)Praful JainJames Karp (4 patents)Praful JainPierre Maillard (4 patents)Praful JainMartin L Voogel (3 patents)Praful JainBrian C Gaide (3 patents)Praful JainRamakrishna Kishore Tanikella (2 patents)Praful JainSteven P Young (1 patent)Praful JainAustin H Lesea (1 patent)Praful JainJun Liu (1 patent)Praful JainSantosh Kumar Sood (1 patent)Praful JainSundeep Ram Gopal Agarwal (1 patent)Praful JainRobert I Fu (1 patent)Praful JainPraful Jain (15 patents)Michael J HartMichael J Hart (94 patents)James KarpJames Karp (63 patents)Pierre MaillardPierre Maillard (14 patents)Martin L VoogelMartin L Voogel (73 patents)Brian C GaideBrian C Gaide (61 patents)Ramakrishna Kishore TanikellaRamakrishna Kishore Tanikella (7 patents)Steven P YoungSteven P Young (210 patents)Austin H LeseaAustin H Lesea (104 patents)Jun LiuJun Liu (29 patents)Santosh Kumar SoodSantosh Kumar Sood (11 patents)Sundeep Ram Gopal AgarwalSundeep Ram Gopal Agarwal (10 patents)Robert I FuRobert I Fu (5 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Xilinx, Inc. (15 from 5,002 patents)


15 patents:

1. 11961823 - Forming and/or configuring stacked dies

2. 11670585 - Power distribution for active-on-active die stack with reduced resistance

3. 11270977 - Power delivery network for active-on-active stacked integrated circuits

4. 11043480 - Forming and/or configuring stacked dies

5. 11041211 - Power distribution for active-on-active die stack with reduced resistance

6. 10908598 - Integrated circuits designed for multiple sets of criteria

7. 9825632 - Circuit for and method of preventing multi-bit upsets induced by single event transients

8. 9628081 - Interconnect circuits having low threshold voltage P-channel transistors for a programmable integrated circuit

9. 9483599 - Circuit design-specific failure in time rate for single event upsets

10. 9484919 - Selection of logic paths for redundancy

11. 9281807 - Master-slave flip-flops and methods of implementing master-slave flip-flops in an integrated circuit

12. 9236353 - Integrated circuit having improved radiation immunity

13. 9183338 - Single-event upset mitigation in circuit design for programmable integrated circuits

14. 9054684 - Single event upset enhanced architecture

15. 9000529 - Reduction of single event upsets within a semiconductor integrated circuit

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/4/2025
Loading…