Average Co-Inventor Count = 3.30
ph-index = 6
The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.
Company Filing History:
1. Advanced Micro Devices Corporation (24 from 12,867 patents)
2. Globalfoundries Inc. (10 from 5,671 patents)
34 patents:
1. 8925396 - Method and system for particles analysis in microstructure devices by isolating particles
2. 8888947 - Method and system for advanced process control in an etch system by gas flow control on the basis of CD measurements
3. 8835245 - Semiconductor device comprising self-aligned contact elements
4. 8658494 - Dual contact metallization including electroless plating in a semiconductor device
5. 8575041 - Repair of damaged surface areas of sensitive low-K dielectrics of microstructure devices after plasma processing by in situ treatment
6. 8440579 - Re-establishing surface characteristics of sensitive low-k dielectrics in microstructure device by using an in situ surface modification
7. 8435885 - Method and system for extracting samples after patterning of microstructure devices
8. 8423320 - Method and system for quantitative inline material characterization in semiconductor production processes based on structural measurements and related models
9. 8399358 - Establishing a hydrophobic surface of sensitive low-k dielectrics of microstructure devices by in situ plasma treatment
10. 8338293 - Method of reducing erosion of a metal cap layer during via patterning in semiconductor devices
11. 8110498 - Method for passivating exposed copper surfaces in a metallization layer of a semiconductor device
12. 8101524 - Technique for enhancing the fill capabilities in an electrochemical deposition process by edge rounding of trenches
13. 8062982 - High yield plasma etch process for interlayer dielectrics
14. 7986040 - Method of reducing erosion of a metal cap layer during via patterning in semiconductor devices
15. 7883629 - Technique for patterning differently stressed layers formed above transistors by enhanced etch control strategies