Growing community of inventors

Noida, India

Manuj Ayodhyawasi

Average Co-Inventor Count = 5.53

ph-index = 1

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 2

Manuj AyodhyawasiNitin Chawla (17 patents)Manuj AyodhyawasiHarsh Rawat (13 patents)Manuj AyodhyawasiKedar Janardan Dhori (13 patents)Manuj AyodhyawasiPromod Kumar (13 patents)Manuj AyodhyawasiGiuseppe Desoli (4 patents)Manuj AyodhyawasiThomas Boesch (4 patents)Manuj AyodhyawasiSurinder Pal Singh (4 patents)Manuj AyodhyawasiAnuj Grover (3 patents)Manuj AyodhyawasiTanuj Kumar (3 patents)Manuj AyodhyawasiHitesh Chawla (3 patents)Manuj AyodhyawasiBhupender Singh (3 patents)Manuj AyodhyawasiManuj Ayodhyawasi (17 patents)Nitin ChawlaNitin Chawla (36 patents)Harsh RawatHarsh Rawat (26 patents)Kedar Janardan DhoriKedar Janardan Dhori (24 patents)Promod KumarPromod Kumar (23 patents)Giuseppe DesoliGiuseppe Desoli (44 patents)Thomas BoeschThomas Boesch (34 patents)Surinder Pal SinghSurinder Pal Singh (26 patents)Anuj GroverAnuj Grover (24 patents)Tanuj KumarTanuj Kumar (5 patents)Hitesh ChawlaHitesh Chawla (4 patents)Bhupender SinghBhupender Singh (4 patents)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Stmicroelectronics International N.v. (17 from 997 patents)

2. Stmicroelectronics S.r.l. (4 from 5,576 patents)


17 patents:

1. 12482518 - Enhanced accuracy of bit line reading for an in-memory compute operation by accounting for variation in read current

2. 12469545 - Bit line read current mirroring circuit for an in-memory compute operation where simultaneous access is made to plural rows of a static random access memory (SRAM)

3. 12437825 - At-speed transition fault testing for a multi-port and multi-clock memory

4. 12406705 - In-memory computation circuit using static random access memory (SRAM) array segmentation

5. 12386506 - Tagged memory operated at lower VMIN in error tolerant system

6. 12361982 - Memory architecture supporting both conventional memory access mode and digital in-memory computation processing mode

7. 12354644 - Adaptive word line underdrive control for an in-memory compute operation where simultaneous access is made to plural rows of a static random access memory (SRAM)

8. 12353341 - Tuning of read/write cycle time delay for a memory circuit dependent on operational mode selection

9. 12237007 - Selective bit line clamping control for an in-memory compute operation where simultaneous access is made to plural rows of a static random access memory (SRAM)

10. 12183424 - Bit-cell architecture based in-memory compute

11. 12176025 - Adaptive body bias management for an in-memory compute operation where simultaneous access is made to plural rows of a static random access memory (SRAM)

12. 12170120 - Built-in self test circuit for segmented static random access memory (SRAM) array input/output

13. 12087356 - Serial word line actuation with linked source voltage supply modulation for an in-memory compute operation where simultaneous access is made to plural rows of a static random access memory (SRAM)

14. 11984151 - Adaptive bit line overdrive control for an in-memory compute operation where simultaneous access is made to plural rows of a static random access memory (SRAM)

15. 11900240 - Variable clock adaptation in neural network processors

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/10/2026
Loading…