Growing community of inventors

Sunnyvale, CA, United States of America

Lynne A Okada

Average Co-Inventor Count = 3.17

ph-index = 12

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 353

Lynne A OkadaFei Wang (29 patents)Lynne A OkadaCalvin T Gabriel (23 patents)Lynne A OkadaRamkumar Subramanian (15 patents)Lynne A OkadaLu You (6 patents)Lynne A OkadaJames K Kai (4 patents)Lynne A OkadaSuzette Keefe Pangrle (4 patents)Lynne A OkadaMinh Quoc Tran (4 patents)Lynne A OkadaDawn M Hopper (2 patents)Lynne A OkadaTodd P Lukanc (1 patent)Lynne A OkadaDarrell M Erb (1 patent)Lynne A OkadaJacques J Bertrand (1 patent)Lynne A OkadaJerry Cheng (1 patent)Lynne A OkadaYen Ching Chu (1 patent)Lynne A OkadaEcran Adem (1 patent)Lynne A OkadaBarry Dick (1 patent)Lynne A OkadaWeiwen Ou (1 patent)Lynne A OkadaShu Tsai Wang (1 patent)Lynne A OkadaLynne A Okada (37 patents)Fei WangFei Wang (214 patents)Calvin T GabrielCalvin T Gabriel (101 patents)Ramkumar SubramanianRamkumar Subramanian (223 patents)Lu YouLu You (88 patents)James K KaiJames K Kai (154 patents)Suzette Keefe PangrleSuzette Keefe Pangrle (73 patents)Minh Quoc TranMinh Quoc Tran (35 patents)Dawn M HopperDawn M Hopper (63 patents)Todd P LukancTodd P Lukanc (72 patents)Darrell M ErbDarrell M Erb (46 patents)Jacques J BertrandJacques J Bertrand (19 patents)Jerry ChengJerry Cheng (13 patents)Yen Ching ChuYen Ching Chu (3 patents)Ecran AdemEcran Adem (1 patent)Barry DickBarry Dick (1 patent)Weiwen OuWeiwen Ou (1 patent)Shu Tsai WangShu Tsai Wang (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Advanced Micro Devices Corporation (37 from 12,913 patents)


37 patents:

1. 7279410 - Method for forming inlaid structures for IC interconnections

2. 7256499 - Ultra low dielectric constant integrated circuit system

3. 7208418 - Sealing sidewall pores in low-k dielectrics

4. 7001840 - Interconnect with multiple layers of conductive material with grain boundary between the layers

5. 6872663 - Method for reworking a multi-layer photoresist following an underlayer development

6. 6846749 - N-containing plasma etch process with reduced resist poisoning

7. 6767827 - Method for forming dual inlaid structures for IC interconnections

8. 6756300 - Method for forming dual damascene interconnect structure

9. 6713382 - Vapor treatment for repairing damage of low-k dielectric

10. 6699792 - Polymer spacers for creating small geometry space and method of manufacture thereof

11. 6660619 - Dual damascene metal interconnect structure with dielectric studs

12. 6656830 - Dual damascene with silicon carbide middle etch stop layer/ARC

13. 6632707 - Method for forming an interconnect structure using a CVD organic BARC to mitigate via poisoning

14. 6610608 - Plasma etching using combination of CHF3 and CH3F

15. 6603206 - Slot via filled dual damascene interconnect structure without middle etch stop layer

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/23/2026
Loading…