Growing community of inventors

Berkeley, CA, United States of America

Krste Asanovic

Average Co-Inventor Count = 2.01

ph-index = 1

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 41

Krste AsanovicAndrew Waterman (14 patents)Krste AsanovicJoshua R Smith (2 patents)Krste AsanovicJosh Smith (2 patents)Krste AsanovicMurali Vijayaraghavan (2 patents)Krste AsanovicShubhendu Sekhar Mukherjee (1 patent)Krste AsanovicYann Loisel (1 patent)Krste AsanovicAlexandre Solomatnikov (1 patent)Krste AsanovicAlex Solomatnikov (1 patent)Krste AsanovicDrew Barbier (1 patent)Krste AsanovicDavid Parry (1 patent)Krste AsanovicKrste Asanovic (21 patents)Andrew WatermanAndrew Waterman (15 patents)Joshua R SmithJoshua R Smith (12 patents)Josh SmithJosh Smith (6 patents)Murali VijayaraghavanMurali Vijayaraghavan (2 patents)Shubhendu Sekhar MukherjeeShubhendu Sekhar Mukherjee (109 patents)Yann LoiselYann Loisel (6 patents)Alexandre SolomatnikovAlexandre Solomatnikov (3 patents)Alex SolomatnikovAlex Solomatnikov (1 patent)Drew BarbierDrew Barbier (1 patent)David ParryDavid Parry (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Sifive, Inc. (20 from 86 patents)

2. International Computer Science Institute (1 from 8 patents)


21 patents:

1. 12517841 - Error management in system on a chip with securely partitioned memory space

2. 12487829 - Macro-op fusion for pipelined architectures

3. 12468540 - Technologies for prediction-based register renaming

4. 12437121 - Efficient processing of masked memory accesses

5. 12430132 - Technologies for interconnect address remapper with event recognition and register management

6. 12417103 - Fusion with destructive instructions

7. 12346268 - Address range encoding in system on a chip with securely partitioned memory space

8. 12314191 - Memory protection for vector operations

9. 12253959 - Memory protection for gather-scatter operations

10. 12086067 - Load-store pipeline selection for vectors

11. 11966290 - Checker cores for fault tolerant processing

12. 11861365 - Macro-op fusion

13. 11797308 - Fetch stage handling of indirect jumps in a processor pipeline

14. 11687342 - Way predictor and enable logic for instruction tightly-coupled memory and instruction cache

15. 11556413 - Checker cores for fault tolerant processing

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
1/10/2026
Loading…