Growing community of inventors

Allentown, PA, United States of America

Jun Zhao

Average Co-Inventor Count = 2.49

ph-index = 7

The patent ph-index is calculated by counting the number of publications for which an author has been cited by other authors at least that same number of times.

Forward Citations = 146

Jun ZhaoOm P Agrawal (7 patents)Jun ZhaoBarry Britton (7 patents)Jun ZhaoXiaojie He (7 patents)Jun ZhaoMing Hui Ding (7 patents)Jun ZhaoSajitha Wijesuriya (7 patents)Jun ZhaoYanhua Yi (4 patents)Jun ZhaoJonathan Hui (3 patents)Jun ZhaoEric Ting (3 patents)Jun ZhaoTimothy Louis Kohler (2 patents)Jun ZhaoXiaotao Chen (2 patents)Jun ZhaoBrandon Day (1 patent)Jun ZhaoYinan Shen (1 patent)Jun ZhaoTong Zheng (1 patent)Jun ZhaoRuofan Xu (1 patent)Jun ZhaoJun Zhao (20 patents)Om P AgrawalOm P Agrawal (143 patents)Barry BrittonBarry Britton (23 patents)Xiaojie HeXiaojie He (18 patents)Ming Hui DingMing Hui Ding (12 patents)Sajitha WijesuriyaSajitha Wijesuriya (9 patents)Yanhua YiYanhua Yi (8 patents)Jonathan HuiJonathan Hui (10 patents)Eric TingEric Ting (5 patents)Timothy Louis KohlerTimothy Louis Kohler (26 patents)Xiaotao ChenXiaotao Chen (3 patents)Brandon DayBrandon Day (12 patents)Yinan ShenYinan Shen (6 patents)Tong ZhengTong Zheng (2 patents)Ruofan XuRuofan Xu (1 patent)
..
Inventor’s number of patents
..
Strength of working relationships

Company Filing History:

1. Lattice Semiconductor Corporation (14 from 755 patents)

2. Canon Kabushiki Kaisha (4 from 90,594 patents)

3. Analog Devices,inc. (2 from 3,621 patents)


20 patents:

1. 10262096 - Component placement with repacking for programmable logic devices

2. 10243443 - Bias voltage generator for n-channel based linear regulator

3. 9390220 - Bus-based clock to out path optimization

4. 9379611 - SIMO (single inductor multiple output) bidirectional dual-boost architecture

5. 9330217 - Holdtime correction using input/output block delay

6. 8856718 - Congestion estimation based on routing resources of programmable logic devices

7. 8181139 - Multi-priority placement for configuring programmable logic devices

8. 7757198 - Scan chain systems and methods for programmable logic devices

9. 7696784 - Programmable logic device with multiple slice types

10. 7675321 - Dual-slice architectures for programmable logic devices

11. 7605606 - Area efficient routing architectures for programmable logic devices

12. 7592834 - Logic block control architectures for programmable logic devices

13. 7557606 - Synchronization of data signals and clock signals for programmable logic devices

14. 7397276 - Logic block control architectures for programmable logic devices

15. 7385417 - Dual slice architectures for programmable logic devices

Please report any incorrect information to support@idiyas.com
idiyas.com
as of
12/4/2025
Loading…